7
User’s Manual U15798EJ2V0UD
Major Revisions in This Edition (2/3)
Page
Description
p.242
Change of
Figure 12-16 Example of Connecting Capacitor to V
DD1
and AV
REF
Pins
in 1st edition to
Figure 12-16 Example of Connecting Capacitor to AV
DD
Pin
p.243
Modification of
Table 12-3 Resistances and Capacitances of Equivalent Circuit (Reference Values)
p.245
Addition and modification of description in
13.2 (2) A/D conversion result register 0 (ADCR0)
,
(3)
Sample & hold circuit
, and
(4) Voltage comparator
pp.247, 248
Modification of description of
Note 3
in
Figure 13-2 Format of A/D Converter Mode Register 0
(ADM0)
, and addition of
Table 13-2 Settings of ADCS0 and ADCE0
and
Figure 13-3 Timing Chart
When Boost Reference Voltage Generator Is Used
p.260
Modification of
Figure 13-16 Analog Input Pin Connection
Addition of the followings in
13.6 A/D Converter Cautions
p.260
(6)
Input impedance of ANI0 to ANI7 pins
p.263
(14) AV
DD
pin
p.263
Change of
Figure 13-20 Example of Connecting Capacitor to V
DD1
and AV
REF
Pins
in 1st edition to
Figure 13-20 Example of Connecting Capacitor to AV
DD
Pin
p.264
Modification of
Table 13-3 Resistances and Capacitances of Equivalent Circuit (Reference Values)
p.268
Modification of description of MODE flag in
Figure 14-2 Format of Serial Operation Mode Register 3
(CSIM3)
p.276
Modification of
Caution 1
in
Figure 15-3 Format of Serial Clock Select Register 1 (CSIC1)
p.282 in 1st edition Deletion of
15.4.2 (6) SCK1 pin
and
(7) SO1 pin
in 1st edition
p.290
Change of
Caution
in
Figure 16-3 Format of Asynchronous Serial Interface Mode Register 0
(ASIM0)
p.292
Addition of baud rate calculation in
Remarks
in
Figure 16-5 Format of Baud Rate Generator Control
Register 0 (BRGC0)
p.304
Modification of description in
16.4.2 (2) (d) Reception
p.304
Change of
Caution
in
Figure 16-9 Timing of Asynchronous Serial Interface Receive Completion
Interrupt Request
p.305
Modification of
Caution 2
in
Figure 16-10 Receive Error Timing
p.309
Combination of
17.2 (1) IIC shift register 0 (IIC0)
,
(2) Slave address register 0 (SVA0)
, and
17.3 (5)
IIC shift register 0 (IIC0)
,
(6) Slave address register 0 (SVA0)
in 1st edition
pp.311, 314, 317
Correction of address value in
Figure 17-3 Format of IIC Control Register 0 (IICC0)
,
Figure 17-4
Format of IIC Status Register 0 (IICS0)
, and
Figure 17-5 Format of IIC Transfer Clock Select
Register 0 (IICCL0)
p.324
Addition of description on
“Transfer lines”
in
Figure 17-14 Wait Signal
p.336
Correction of
17.5.7 (3) (d) (ii) When WTIM0 = 1 (after restart, does not match with address (= not
extension code))
p.344
Addition of description in
Notes 1
and
2
in
Table 17-2 INTIIC0 Timing and Wait Control
pp.354, 355
Correction of
Figure 17-21 Example of Master to Slave Communication (When 9-Clock Wait Is
Selected for Both Master and Slave) (1) Start condition ~ address
and
(2) Data
pp.357 to 359
Correction of
Figure 17-22 Example of Slave to Master Communication (When 9-Clock Wait Is
Selected for Both Master and Slave)
p.362
Correction of
Figure 18-1 LCD Controller/Driver Block Diagram
p.366
Modification of
Note
in
Table 18-4 Frame Frequency
p.367
Modification of description of GAIN bit in
Figure 18-6 Format of LCD Gain Adjust Register 0
(VLCG0)
Содержание mPD780344 Series
Страница 2: ...2 User s Manual U15798EJ2V0UD MEMO...