38
CHAPTER 1 OUTLINE
User’s Manual U15798EJ2V0UD
1.6 Block Diagram
Note
µ
PD780344Y, 780354Y Subseries only
Remark
The internal ROM and RAM capacities depend on the product.
16-bit timer/
event counter 0
8-bit timer/
event counter B0
8-bit timer A0
8-bit timer/
event counter 50
8-bit timer/
event counter 51
Watch timer
Watchdog timer
Port 0
P00 to P07
TI00/P35
TO00/TI01/P34
TOB0/P06
TMIB0/P07
TOA0/P07
TI50/TO50/P33
TI51/TO51/P32
SI1/P23
SO1/P24
SCK1/P25
SI3/P20
SO3/P21
SCK3/P22
R
X
D0/P26
T
X
D0/P27
INTP0/P00 to INTP6/P06
PCL/P05
ANI0/P10 to ANI7/P17
AV
SS
SCL0/P30
SDA0/P31
AV
DD
V
DD0
, V
DD1
ADTRG/P03
Note
8
Port 1
P10 to P17
8
Port 2
P20 to P27
8
Port 3
P30 to P35
6
Port 4
P40 to P43
4
Port 7
78K/0
CPU
core
ROM
(flash
memory)
P70 to P73
4
Port 8
P80 to P87
8
Port 9
P90 to P97
8
Port 10
P100 to P107
8
Port 11
P110 to P113
4
COM0 to COM3
SCOM0
S0 to S39
V
LC0
to V
LC2
CAPH, CAPL
RESET
X1
X2
XT1
XT2
Serial
interface CSI1
Serial
interface SIO3
UART0
Interrupt
control
Clock output
control
A/D converter 0
IIC0
Note
Internal
high-speed
RAM
Internal
expansion
RAM
LCD controller/
converter
System
control
V
SS0
, V
SS1
IC
(V
PP
)
4
40
7
8
Содержание mPD780344 Series
Страница 2: ...2 User s Manual U15798EJ2V0UD MEMO...