5.6 The HWREna register - Control user rdhwr access
Programming the MIPS32® 74K™ Core Family, Revision 02.14
76
HWREna[CCRes]
: Set this bit 1 so a user-mode
rdhwr 3
can determine whether
Count
runs at the full clock rate or
some divisor.
HWREna[CC]
: Set this bit 1 so a user-mode
rdhwr 2
can read out the value of the
Count
register.
HWREna[SYNCI_Step]
: Set this bit 1 so a user-mode
rdhwr 1
can read out the cache line size (actually, the smaller
of the L1 I-cache line size and D-cache line size). That line size determines the step between successive uses of the
synci
instruction, which does the cache manipulation necessary to ensure that the CPU can correctly execute
instructions which you just wrote.
HWREna[CPUNum]
: Set this bit 1 so a user-mode
rdhwr 0
reads out the CPU ID number, as found in
EBase[CPUNum]
.
Содержание MIPS32 74K Series
Страница 1: ...Document Number MD00541 Revision 02 14 March 30 2011 Programming the MIPS32 74K Core Family...
Страница 10: ...Programming the MIPS32 74K Core Family Revision 02 14 10...
Страница 20: ...1 4 A brief guide to the 74K core implementation Programming the MIPS32 74K Core Family Revision 02 14 20...
Страница 28: ...2 2 PRId register identifying your CPU type Programming the MIPS32 74K Core Family Revision 02 14 28...
Страница 54: ...3 8 The TLB and translation Programming the MIPS32 74K Core Family Revision 02 14 54...
Страница 83: ......
Страница 86: ...6 5 FPU pipeline and instruction timing Programming the MIPS32 74K Core Family Revision 02 14 86...
Страница 101: ...The MIPS32 DSP ASE 101 Programming the MIPS32 74K Core Family Revision 02 14...
Страница 134: ...8 4 Performance counters Programming the MIPS32 74K Core Family Revision 02 14 134...
Страница 154: ...C 3 FPU changes in Release 2 of the MIPS32 Architecture Programming the MIPS32 74K Core Family Revision 02 14 154...