Initialization and identity
27
Programming the MIPS32® 74K™ Core Family, Revision 02.14
2_2_0
2.2.0 / 0x48
Allow up to 9 TCs, alias-free 64KB L1 D-cache option.
August 31, 2006
2_2_1
2.2.1 / 0x49
Enable use of MIPS SOC-it® L2 Cache Controller.
October 12, 2006
2_3_*
2.3.0 / 0x4c
Less interlocks round
cache
instructions, relocatable
reset exception vector location.
January 3, 2007
2_4_*
2.4.0 / 0x50
New
UserLocal
register, alias-proof I-cache hit-invalidate
operation, can
wait
with interrupts disabled, per-TC per-
formance counters.
October 31, 2007
2_5_*
2.5.0/0x54
Errata fixes
January, 2009
1_1_*
1.1.0/0x24
Errata fixes
January, 2009
1_2_*
1.2.0/0x28
Feature updates: improved low power support, fast debug
channel, on-chip PDtrace buffers
July, 2009
2_0_*
2.0.0 / 0x40
General availability of 24K core.
March 19, 2004
3_0_*
3.0.0 / 0x60
COP2 option improvements.
September 30, 2004
3_2_*
3.2.0 / 0x68
PDtrace available.
March 18, 2005
3_4_*
3.4.0 / 0x6c
ISPRAM (I-side scratchpad) option added
June 30, 2005
3_5_*
3.5.0 / 0x74
8KB cache option
December 30, 2005
3_6_*
3.6.0 / 0x78
L2 support., 64KB alias-free D-cache option, option to
have up to 8 outstanding cache misses (previous maximum
4).
July 12, 2006
3_7_*
3.7.0 / 0x7c
Less interlocks round
cache
instructions, relocatable
reset exception vector location.
January 3, 2007
4_0_*
4.0.0 / 0x80
New
UserLocal
register, alias-proof I-cache hit-invalidate
operation, can
wait
with interrupts disabled.
October 31, 2007
4_1_*
4.1.0/0x84
Errata fixes
January, 2009
2_0_*
2.0.0 / 0x40
General availability of 24KE core.
June 30, 2005
2_1_*
2.1.0 / 0x44
8KB cache option
December 30, 2005
2_2_*
2.2.0 / 0x48
L2 support., 64KB alias-free D-cache option, option to
have up to 8 outstanding cache misses (previous maximum
4).
July 12, 2006
2_3_*
2.3.0 / 0x4c
Less interlocks round
cache
instructions, relocatable
reset exception vector location.
January 3, 2007
2_4_*
2.4.0 / 0x50
New
UserLocal
register, alias-proof I-cache hit-invalidate
operation, can
wait
with interrupts disabled.
October 31, 2007
2_5_0
2.5.0/0x54
Errata fixes
January, 2009
1_0_*
1.0.0 / 0x20
Early-access release of 74K family RTL.
January 31, 2007
2_0_0*
2.0.0 / 0x40
First generally-available release of 74K family core.
May 11, 2007
2_1_0*
2.1.0 / 0x44
Can
wait
with interrupts disabled.
October 31, 2007
Table 2.2 74K
™
® core releases and PRId[Revision] fields
Содержание MIPS32 74K Series
Страница 1: ...Document Number MD00541 Revision 02 14 March 30 2011 Programming the MIPS32 74K Core Family...
Страница 10: ...Programming the MIPS32 74K Core Family Revision 02 14 10...
Страница 20: ...1 4 A brief guide to the 74K core implementation Programming the MIPS32 74K Core Family Revision 02 14 20...
Страница 28: ...2 2 PRId register identifying your CPU type Programming the MIPS32 74K Core Family Revision 02 14 28...
Страница 54: ...3 8 The TLB and translation Programming the MIPS32 74K Core Family Revision 02 14 54...
Страница 83: ......
Страница 86: ...6 5 FPU pipeline and instruction timing Programming the MIPS32 74K Core Family Revision 02 14 86...
Страница 101: ...The MIPS32 DSP ASE 101 Programming the MIPS32 74K Core Family Revision 02 14...
Страница 134: ...8 4 Performance counters Programming the MIPS32 74K Core Family Revision 02 14 134...
Страница 154: ...C 3 FPU changes in Release 2 of the MIPS32 Architecture Programming the MIPS32 74K Core Family Revision 02 14 154...