9
Programming the MIPS32® 74K™ Core Family, Revision 02.14
List of Tables
Table 2.1: Roles of Config registers........................................................................................................................ 21
Table 2.2: 74K
® core releases and PRId[Revision] fields ................................................................................... 26
Table 3.1: Basic MIPS32® architecture memory map ............................................................................................ 29
Table 3.2: Fixed memory mapping.......................................................................................................................... 30
Table 3.3: Cache Code Values ............................................................................................................................... 34
Table 3.4: Operations on a cache line available with the cache instruction............................................................ 36
Table 3.1: Caches and their CP0 cache tag/data registers..................................................................................... 37
Table 3.5: L23DataLo Register Field Description ................................................................................................... 40
Table 3.6: L23DataHi Register Field Description .................................................................................................... 41
Table 3.7: Recommended ContextConfig Values ................................................................................................... 53
Table 4.1: Hints for “pref” instructions ..................................................................................................................... 57
Table 4.2: Register
eager consumer delays....................................................................................................... 62
register delays.................................................................................................................... 63
Table 5.1: All Exception entry points....................................................................................................................... 73
Table 6.1: FPU (co-processor 1) control registers .................................................................................................. 80
Table 6.2: Long-latency FP instructions.................................................................................................................. 84
Table 7.1: Mask bits for instructions accessing the DSPControl register................................................................ 93
Table 7.2: DSP instructions in alphabetical order ................................................................................................... 96
Table 8.1: JTAG instructions for the EJTAG unit .................................................................................................. 103
Table 8.2: EJTAG debug memory region map (“dseg”) ........................................................................................ 105
Table 8.3: Fields in the JTAG-accessible EJTAG_CONTROL register ................................................................ 111
Table 8.4: FDC Register Mapping......................................................................................................................... 113
Table 8.5: Mapping TCB Registers in drseg ........................................................................................................ 119
Table 8.6: Fields in the TCBCONTROLA register................................................................................................. 122
Table 8.7: Fields in the TCBCONTROLB register................................................................................................. 122
Table 8.8: Performance Counter Event Codes in the PerfCtl0-3[Event] field. ...................................................... 131
Table B.1: Register index by name ....................................................................................................................... 137
Table B.2: CP0 registers by number ..................................................................................................................... 138
Table B.3: CP0 Registers Grouped by Function ................................................................................................... 140
Table B.4: Encoding privilege level in Status[UM,SM] .......................................................................................... 142
Table B.5: Values found in Cause[ExcCode] ........................................................................................................ 144
Table B.6: Fields in the Config7 Register.............................................................................................................. 146
Table C.1: Conventional names of registers with usage mnemonics ................................................................... 151
Table C.2: Release 2 of the MIPS32® Architecture - new instructions................................................................. 152
Содержание MIPS32 74K Series
Страница 1: ...Document Number MD00541 Revision 02 14 March 30 2011 Programming the MIPS32 74K Core Family...
Страница 10: ...Programming the MIPS32 74K Core Family Revision 02 14 10...
Страница 20: ...1 4 A brief guide to the 74K core implementation Programming the MIPS32 74K Core Family Revision 02 14 20...
Страница 28: ...2 2 PRId register identifying your CPU type Programming the MIPS32 74K Core Family Revision 02 14 28...
Страница 54: ...3 8 The TLB and translation Programming the MIPS32 74K Core Family Revision 02 14 54...
Страница 83: ......
Страница 86: ...6 5 FPU pipeline and instruction timing Programming the MIPS32 74K Core Family Revision 02 14 86...
Страница 101: ...The MIPS32 DSP ASE 101 Programming the MIPS32 74K Core Family Revision 02 14...
Страница 134: ...8 4 Performance counters Programming the MIPS32 74K Core Family Revision 02 14 134...
Страница 154: ...C 3 FPU changes in Release 2 of the MIPS32 Architecture Programming the MIPS32 74K Core Family Revision 02 14 154...