Fabric Interface Controller
UG0331 User Guide Revision 15.0
767
the ASIC blocks in the MSS to generate higher frequency clocks that are aligned with CLK_BASE; the
positive edges of CLK_BASE and derived clocks occur at the same time.
UG0449: SmartFusion2 and IGLOO2 Clocking Resources User Guide
for more details on
the alignment of fabric clocks and derived clocks in the MSS.
24.7
How to Use FIC
This section describes how to use the FIC subsystem in the design.
24.7.1
FIC Configuration
The FIC_0 and FIC_1 are not configured by default in the MSS configurator, when the Libero SoC project
is created. To configure/create a FIC subsystem:
1.
The MSS FIC has to be configured to expose the FIC interface.
2.
The FPGA fabric FIC subsystem has to be created including instantiation / configuration /
connectivity for:
•
APB or AHB-Lite bus.
•
APB and AHB-Lite compliant master and/or peripherals configuration and connection onto the
bus, as required by your application.
•
Clocks and resets; refer to
Configuring the FIC Subsystem Clocks,
These steps are described in detail below. FIC, Clocks, and Reset sub-blocks are outlined in red in
Figure 337 •
MSS Configurator
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...