Cortex-M3 Processor Overview and Debug Features
UG0331 User Guide Revision 15.0
10
INTISR[25] CACHE_ERRINTR
SYSREG
If asserted, indicates that the interrupt is coming
from CACHE. This interrupt is generated in the
SysReg by ORing of the various interrupts from the
CACHE block: CC_HRESPERRINT0,
CC_HRESPERRINT1, CC_HRESPERRINT2,
CC_HRESPERRINT3.
INTISR[26] DDRB_INTR
SYSREG
If asserted, indicates that the interrupt is coming
from DDRBRDIGE module.
Interrupts from MSS DDR Bridge module:
DDRB_ERROR and DDRB_LOCKTIMEOUT.
These interrupts are ORed in the SysReg and fed to
the Cortex-M3 processor.
INTISR[27] HPD_XFR_CMP_INT
HPDMA
It is asserted when any HPDMA completes a
descriptor transfer. Once asserted, it remains
asserted until cleared by means of writing 1 to the
bit in the control register of the Descriptor-N (0, 1, 2,
3). If HPDMA completes more than one descriptor
transfers before the interrupt is serviced then this bit
remains asserted until all the descriptors have had
Clr_D<N>_Xfr_cmp_int written to 1.
INTISR[28] HPD_XFR_ERR_INT
HPDMA
It is asserted when any HPDMA completes a
descriptor transfer with error. Once asserted, it
remains asserted until cleared by means of writing 1
to the bit in the control register of the Descriptor-N
(0, 1, 2, 3). If HPDMA completes more than one
descriptor with errors before the interrupt is serviced
then this bit remains asserted until all the
descriptors have had Clr_D<N>_Xfr_err_int written
to 1.
INTISR[29] ECCINTR
SYSREG
It is asserted when an ECC error has been detected
in ESRAM0, ESRAM1, CACHE, MAC, CAN, MDDR,
and USB. This is generated by ORing ECC
interrupts from these modules.
INTISR[30] MDDR_IO_CALIB_INT
SYSREG
The interrupt is generated when MDDR calibration is
finished. For the calibration after reset, this would be
followed by locking the codes directly.
However, for in-between runs during functional DDR
operation, the assertion of interrupt does not
guarantee lock as the state machine would wait for
the ideal time (DRAM self-refresh) for locking. This
can be used by the firmware to insert an ideal time,
and provides an indication of availability of locked
codes.
INTISR[31] FAB_PLL_LOCK_INT
SYSREG
Interrupt indicating that MSSDDR PLL has achieved
lock
INTISR[32] FAB_PLL_LOCKLOST_INT
SYSREG
Interrupt indicating that MSSDDR PLL has lost lock
Table 2 •
Cortex-M3 Processor Interrupts
(continued)
Cortex-M3
Interrupt
Signal
Source
Description
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...