System Register Block
UG0331 User Guide Revision 15.0
735
22.3.104MAC Status Clear Control Register
6
DDRB_INVALID_SW
0
Allows the read buffer for the high performance master in the
MSS DDR bridge to be invalidated. The read buffer is emptied
once this pulse is detected.
0: No effect
1: Invalidate AHB Bus read buffer
5
DDRB_INVALID_DS
0
Allows the read buffer for the DSG Master in the MSS DDR
bridge to be invalidated. The read buffer is emptied once this
pulse is detected.
0: No effect
1: Invalidate DSG read buffer
4
DDRB_FLSHSW
0
Allows the write buffer for the AHB bus in the MSS DDR bridge
to be flushed. Data present in the write buffer is transferred to
the MSS DDR bridgewrite arbiter interface when this pulse is
detected.
0: No effect
1: Flush AHB bus write buffer
3
DDRB_FLSHHPD
0
Allows the write buffer for the HPD master in the MSS DDR
bridge to be flushed. Data present in the write buffer is
transferred to the MSS DDR bridge write arbiter interface when
this pulse is detected.
0: No effect
1: Flush HPD write buffer
2
DDRB_FLSHDS
0
Allows the write buffer for the DSG master in the MSS DDR
bridge to be flushed. Data in the write buffer is transferred to the
MSS DDR bridge write arbiter when this pulse is detected.
0: No effect
1: Flush DSG write buffer
1
CC_FLUSH_CHLINE
0
Signal (pulse) to flush only one index in the cache memory.
This signal is used to invalidate all tags of four sets at one index
only.
0: No effect
1: Flush index
0
CC_FLUSH_CACHE
0
Signal (pulse) to flush cache memory. This signal is used to
invalidate all tags of four sets at the same time. Allowed values:
0: No effect
1: Flush cache memory
Table 762 •
MAC_STAT_CLR_CR
Bit
Number Name
Reset
Value
Description
[31:1]
Reserved
0
0
MAC_STAT_CLR
0
Writing a ‘1’ to this bit will clear the MAC statistics registers.
Table 761 •
FLUSH_CR
(continued)
Bit
Number Name
Reset
Value
Description
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...