AHB Bus Matrix
UG0331 User Guide Revision 15.0
235
the WRR master is accessing the slave. Slave maximum latency can be configured from 1 to 8
clock cycles (8 by default).
Note:
ESRAM_MAX_LAT is only supported for fixed priority masters addressing eSRAM slaves. It has no
effect on WRR masters.
3.
Generate the component by clicking
Generate Component
or by selecting
SmartDesign >
Generate Component
. For more information on generation of the component, refer to the
.
4.
Click
Generate Bitstream
under
Program Design
to complete *.fdb file generation.
Note:
The MSS AHB Bus Matrix supports full behavioral simulation models. Refer to the
for information.
7.3
Register Map
The following table lists the AHB bus matrix control registers in the SYSREG block.
Table 147 •
AHB Bus Matrix Register Map
Register Name
Register
Type
Flash
Write
Protect
Reset Source
Description
RW-P
Register SYSRESET_N Configures WRR master arbitration scheme for
masters.
RW-P
Register SYSRESET_N Configures WRR master arbitration scheme for
masters.
RO-U
N/A
SYSRESET_N Security bits for masters 0, 1, and 2
MM4_5_DDR_FIC_SECURIT
Y/MM4_5_FIC64_SECURITY
RO-U
N/A
SYSRESET_N Security bits for masters 4, 5, and DDR_FIC
RO-U
N/A
SYSRESET_N Security bits for masters 3, 6, 7, and 8
RO-U
N/A
SYSRESET_N Security bits for master 9
SW1C
N/A
SYSRESET_N AHB bus matrix error status. Writing a 1 clears
the status.
RW-P
Register SYSRESET_N This register configures eSRAM.
RW-P
Register SYSRESET_N This register configures eNVM parameters.
RW-P
Register SYSRESET_N This register configures maximum latency for
accessing eSRAM0/1 slave.
RW-P
Register SYSRESET_N This signal indicates the base address of the
segment in eNVM which is to be remapped to
location 0H.
RW-P
Register SYSRESET_N Configures where eNVM is mapped in fabric
master space.
RW-P
Register SYSRESET_N This register indicates the base address of the
non-bufferable address region.
RW-P
Register SYSRESET_N This register indicates the size of the non-
bufferable address region.
RW-P
Register SYSRESET_N This register configures DDR parameters.
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...