Universal Serial Bus OTG Controller
UG0331 User Guide Revision 15.0
365
10.3.14 Link Power Management Registers
10.3.14.1 Link Power Management Register Descriptions
Table 304 •
Link Power Management Register Descriptions
Register Name
Address
Offset
from
0x400430
00
Width
R/W
Type
Reset
Value
Description
0x0360
16
R
0
Defines the attributes of an LPM transaction and sleep
cycle. In both Host mode and Peripheral mode, the
meaning of this register is same; however, the source of
the data is different for Host and Peripheral modes as
follows:
In Peripheral mode:
The values in this register contains the equivalent
attributes that were received in the last LPM transaction
that was accepted. This register is updated with the
LPM packet contents if the response to the LPM
transaction was an ACK.
This register can be updated through software. In all
other cases, this register holds its current value.
In Host mode:
Software sets up the values in this register to define the
next LPM transaction that is transmitted. These values
are inserted in the payload of the next LPM transaction.
LPM_CTRL_REG
(0x40043362)(Periphe
ral)
LPM_CTRL_REG
(0x40043362) (Host)
0x0362
8
R
0
Provides controls for LPM based on Peripheral mode
and Host mode.
0x0363
8
R
0
Provides enable bits for the interrupts in
LPM_INTR_REG. If a bit in this register is set to 1,
MC_NINT will be asserted (low) when the
corresponding interrupt in the LPM_INTR_REG is set. If
a bit in this register is set to 0, the corresponding
register in LPM_INTR_REG is still set but MC_NINT will
not be asserted (low). On reset, all bits in this register
are reset to 0.
LPM_INTR_REG
(0x40043364)(Periphe
ral Mode)
LPM_INTR_REG
(0x40043364) (Host
Mode)
0x0364
7
R
0
Provides status of the LPM power state. When a bit is
set to 1, if the corresponding enable bit is also set to 1,
the output MC_NINT is asserted (low). If the
corresponding enable bit is set to 0, then the output
MC_NINT is not asserted. On reset, all bits in this
register are reset to 0. This register is clear on read.
0x0365
7
R
0
Holds the function address that is placed in the LPM
payload. This has relevance in Host mode only.
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...