Fabric Interface Controller
UG0331 User Guide Revision 15.0
775
The SmartFusion2 architecture imposes the following rules that must be followed for synchronous
communication between the MSS and the FPGA fabric FIC subsystems. The following figure illustrates
these rules.
•
Each FPGA fabric FIC subsystem must be driven by a clock whose frequency matches the
frequency defined, for that particular subsystem, in the MSS_CCC configurator.
•
All the FPGA fabric FIC subsystem clocks must be precisely aligned; the clocks may be of different
frequencies, but the rising edges of the slower clocks must be aligned to the rising edges of the
fastest clocks.
•
The FPGA fabric FIC subsystem clock with the smallest frequency must drive the MSS CLK_BASE.
•
If a fabric PLL is used, then the fabric PLL’s LOCK output must be connected to the
MSS_CCC_CLK_BASE_PLL_LOCK port, for fabric PLL lock monitoring.
Figure 349 •
Clocking Scheme for Synchronous Communication Between the MSS and the FPGA Fabric
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...