Peripheral DMA
UG0331 User Guide Revision 15.0
278
9.4.1
PDMA Configuration Register Bit Definitions
The following registers are present in the PDMA engine:
9.4.1.1
RATIO_HIGH_LOW Register Bit Definition
9.4.1.2
BUFFER_STATUS Register Bit Definition
Table 178 •
Ratio_HIGH_LOW
Bit Number Name
Reset Value
Description
[31:8]
Reserved
0
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
[0:7]
RATIOHILO 0
This field indicates the ratio of high priority to low priority for DMA access
opportunities. This register gives the number of DMA opportunities
provided by the channel arbiter to high priority channels for every one
opportunity provided to a low priority channel. Only certain values are
allowed, as shown in
Table 179 •
BUFFER_STATUS
Bit Number Name
Reset Value
Description
[31:16]
Reserved
0
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
15
CH7BUFB
0
If CH_COMP_B for channel 7 is set and if BUF_B_SEL for channel 7 is
clear, this bit is asserted.
14
CH7BUFA
0
If CH_COMP_A for channel 7 is set and if BUF_A_SEL for channel 7 is
clear, this bit is asserted.
13
CH6BUFB
0
If CH_COMP_B for channel 6 is set and if BUF_B_SEL for channel 6 is
clear, this bit is asserted.
12
CH6BUFA
0
If CH_COMP_A for channel 6 is set and if BUF_A_SEL for channel 6 is
clear, this bit is asserted.
11
CH5BUFB
0
If CH_COMP_B for channel 5 is set and if BUF_B_SEL for channel 5 is
clear, this bit is asserted.
10
CH5BUFA
0
If CH_COMP_A for channel 5 is set and if BUF_A_SEL for channel 5 is
clear, this bit is asserted.
9
CH4BUFB
0
If CH_COMP_B for channel 4 is set and if BUF_B_SEL for channel 4 is
clear, this bit is asserted.
8
CH4BUFA
0
If CH_COMP_A for channel 4 is set and if BUF_A_SEL for channel 4 is
clear, this bit is asserted.
7
CH3BUFB
0
If CH_COMP_B for channel 3 is set and if BUF_B_SEL for channel 3 is
clear, this bit is asserted.
6
CH3BUFA
0
If CH_COMP_A for channel 3 is set and if BUF_A_SEL for channel 3 is
clear, this bit is asserted.
5
CH2BUFB
0
If CH_COMP_B for channel 2 is set and if BUF_B_SEL for channel 2 is
clear, this bit is asserted.
4
CH2BUFA
0
If CH_COMP_A for channel 2 is set and if BUF_A_SEL for channel 2 is
clear, this bit is asserted.
Содержание SmartFusion2 MSS
Страница 1: ...UG0331 User Guide SmartFusion2 Microcontroller Subsystem ...
Страница 166: ...Cortex M3 Processor Reference Material UG0331 User Guide Revision 15 0 132 ...
Страница 200: ...Embedded NVM eNVM Controllers UG0331 User Guide Revision 15 0 166 Figure 87 System Builder Window ...
Страница 407: ...Universal Serial Bus OTG Controller UG0331 User Guide Revision 15 0 373 ...
Страница 806: ...Fabric Interface Controller UG0331 User Guide Revision 15 0 772 Figure 345 FIC Master AHB Lite Subsystem ...