SCSI Functional Description
2-35
Master Data Parity
Error Interrupt Enable
, Bit 6
By clearing this bit, a Master Data Parity Error does not
cause assertion of INTA/, but the status bit is set in the
register.
AIP Checking Enable
, Bit 6
Setting this bit enables the AIP checking of the upper
byte lane of protection information during command,
status, and message phases.
CRC Request OK
, Bit 2
This bit indicates that it is acceptable to force a CRC
request. This bit is set only if a CRC request has been
sent and no data has been transferred since that
request. This bit can be used to determine if it is
necessary to send a CRC request at the end of a data
transfer prior to changing phases in target mode. Use
this bit to prevent back to back CRC conditions.
Disable CRC Checking
, Bit 7
This bit is set to cause internal logic not to check or
report CRC errors during Ultra160 transfers.
Disable CRC Protocol
Checking
, Bit 6
This bit is set to cause the device not to check for a
CRC request prior to a phase change on the SCSI bus.
This condition normally causes a SCSI error condition.
Note: Setting this bit makes the LSI53C1000
noncompliant to the SPI-3 specification. Do not set this
bit under normal operating conditions.
Table 2.5
SCSI Parity Errors and Interrupts
DHP
1
1. DHP = Disable Halt on SATN/ or Parity Error (bit 5
).
PAR
2
2. PAR = Parity Error (bit 0
SCSI Interrupt Enable One (SIEN1)
).
Description
0
0
Halts when a parity error occurs in the target or initiator mode and
does NOT generate an interrupt.
0
1
Halts when a parity error occurs in the target mode and generates
an interrupt in the target or initiator mode.
1
0
Does not halt in target mode when a parity error occurs until the
end of the transfer. An interrupt is not generated.
1
1
Does not halt in target mode when a parity error occurs until the
end of the transfer. An interrupt is generated.
Table 2.4
Bits Used for Parity/CRC/AIP Control and Generation (Cont.)
Bit Name
Location
Description
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...