PCI and External Memory Interface Timing Diagrams
6-23
Figure 6.16 Operating Register/SCRIPTS RAM Write, 64 Bits
Byte Enable
t
2
t
1
t
2
t
1
t
2
t
1
t
2
t
2
t
3
t
2
t
1
t
3
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD[31:0]
(Driven by Master)
C_BE[3:0]/
(Driven by Master)
PAR; PAR64
(Driven by Master)
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C1000)
STOP/
(Driven by LSI53C1000)
DEVSEL/
(Driven by LSI53C1000)
In
In
t
1
t
2
Addr
Lo
Addr
Hi
t
1
Dual
Addr
t
1
AD[63:32]
(Driven by Master)
Hi Addr
Byte Enable
t
2
C_BE[7:4]/
(Driven by Master)
t
1
Bus CMD
t
1
t
2
Bus
CMD
In
REQ64/
(Driven by Master)
ACK64/
(Driven by LSI53C1000)
Data In
t
2
t
1
t
2
t
1
Data In
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...