PCI and External Memory Interface Timing Diagrams
6-25
Figure 6.17 Nonburst Opcode Fetch, 32-Bit Address and Data
t
3
t
4
t
1
t
3
t
1
CLK
(Driven by System)
GPIO0_FETCH/
(Driven by LSI53C1000)
GPIO1_MASTER/
(Driven by LSI53C1000)
REQ/
(Driven by LSI53C1000)
PAR
(Driven by LSI53C1000-
IRDY/
(Driven by LSI53C1000)
TRDY/
(Driven by Target)
STOP/
(Driven by Target)
DEVSEL/
(Driven by Target)
t
1
t
6
t
3
AD[31:0]
(Driven by LSI53C1000-
C_BE[3:0]/
(Driven by LSI53C1000)
t
3
CMD
t
2
REQ64/
(Driven by LSI53C1000)
ACK64/
(Driven by LSI53C1000)
t
1
t
2
GNT/
(Driven by Arbiter)
FRAME/
(Driven by LSI53C1000)
t
5
Data
In
Addr
Out
Data
In
Addr
Out
Byte
Enable
CMD
Byte
Enable
t
3
t
2
t
2
Addr; Target-Data)
Addr; Target-Data)
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...