xii
Contents
128 Kbytes) Single Byte
Access Write Cycle
6-50
128 Kbytes) Multiple Byte
Access Read Cycle
6-52
128 Kbytes) Multiple Byte
Access Write Cycle
6-54
≥
128 Kbytes) Read Cycle
6-56
≥
128 Kbytes) Write Cycle
6-58
≤
64 Kbytes ROM Read Cycle
6-60
≤
64 Kbytes ROM Write Cycle
6-61
Initiator Asynchronous Receive
Initiator and Target ST Synchronous Transfer
Initiator and Target DT Synchronous Transfer
LSI53C1000 329 BGA Chip - Top View
LSI53C1000 329 Ball Grid Array (Bottom view)
LSI53C1000 329 BGA Mechanical Drawing
16 Kbyte Interface with 200 ns Memory
64 Kbyte Interface with 150 ns Memory
128, 256, 512 Kbyte or 1 Mbyte Interface with 150 ns
Memory
512 Kbyte Interface with 150 ns Memory
Tables
PCI Bus Commands and Encoding Types
Bits Used for Parity/CRC/AIP Control and Generation
SCSI Parity Errors and Interrupts
Default Download Mode Serial EEPROM Data Format
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...