4-6
Registers
These bits are read only and indicate the slowest time
that a device asserts DEVSEL/ for any bus command
except Configuration Read and Configuration Write. The
LSI53C1000 only supports medium DEVSEL/ timing.
DPR
Data Parity Error Reported
8
This bit is set when the following conditions are met:
•
The bus agent asserts PERR/ itself or observes
PERR/ asserted and;
•
The agent setting this bit acted as the bus master for
the errant operation and;
•
The Parity Error Response bit in the
register is set.
FBBC
Fast Back to Back Capable
7
This bit is zero.
R
Reserved
6
66C
66 MHz Capable
5
When set, this bit indicates that the LSI53C1000 is
capable of 66 MHz PCI operation. This bit is controlled
by the ENABLE66 pin, which has a static pull-up.
NC
New Capabilities
4
This bit is set to indicate a list of extended capabilities
such as PCI Power Management. This bit is read only.
R
Reserved
[3:0]
Register: 0x08
Revision ID (RID)
Read Only
RID
Revision ID
[7:0]
This register indicates the current revision level of the
device.
7
0
RID
x
x
x
x
x
x
x
x
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...