Summary of LSI53C1000 Benefits
1-9
1.6.2 PCI Performance
The LSI53C1000:
•
Complies with PCI 2.2 specification.
•
Supports a 64-bit/66 MHz PCI interface for 528 Mbytes/s bandwidth
that:
–
Can function in a 32-bit or 64-bit PCI slot
–
Operates at 33 or 66 MHz
–
Supports dual address cycle (DAC) generation for all SCRIPTS
•
Bursts 4/8, 8/16, 16/32, 32/64, or 64/128 Qword/Dword transfers
across the PCI bus.
•
Supports 32-bit or 64-bit word data bursts with variable burst lengths.
•
Prefetches up to 8 Dwords of SCRIPTS instructions.
•
Bursts SCRIPTS opcode fetches across the PCI bus.
•
Performs zero wait-state bus master data bursts up to 528 Mbytes/s
(@ 66 MHz).
•
Supports PCI
register.
•
Supports PCI Write and Invalidate, Read Line, and Read Multiple
commands.
•
Complies with PCI Bus Power Management Specification,
Revision 1.1.
•
Complies with PC99.
1.6.3 Integration
The following features ease integration of the LSI53C1000 into a system.
•
Ultra160 SCSI PCI Controller.
•
Integrated LVD transceivers.
•
Full 32-bit or 64-bit PCI DMA bus master.
•
Memory-to-Memory Move instructions allow use as a third-party PCI
bus DMA controller.
•
Integrated SCRIPTS processor.
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...