4-50
Registers
remains asserted until the interrupt is serviced. At this
point the interrupt line is blocked for future interrupts until
this bit is cleared. In addition, this bit may be read and
written while SCRIPTS are executing.
Register: 0x16
Mailbox Zero (MBOX0)
Read/Write
MBOX0
Mailbox Zero
[7:0]
These are general purpose bits that may be read or
written while SCRIPTS are running. They also may be
read or written by the SCRIPTS processor.
Note:
The host and the SCRIPTS processor code could access
the same mailbox byte at the same time. Using one mailbox
register as read only and the other as write only prevents
this conflict.
Register: 0x17
Mailbox One (MBOX1)
Read/Write
MBOX1
Mailbox One
[7:0]
These are general purpose bits that may be read or
written while SCRIPTS are running. They also may be
read or written by the SCRIPTS processor.
Note:
The host and the SCRIPTS processor code could access
the same mailbox byte at the same time. Using one mailbox
register as read only and the other as write only prevents
this conflict.
7
0
MBOX0
0
0
0
0
0
0
0
0
7
0
MBOX1
0
0
0
0
0
0
0
0
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...