A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
GROUND HEADERS
SMC Sidebands for LPC Power Management
LPC Debug Slot
NO STUFF
LPC POWERED ON SUSPEND RAIL FOR ADD-IN H8 CARD
SMBus Debug Header
ICH4-M Testpoint Header
TEST HEADER
SIO Sidebands
Layout Note:
Line up LPC slot
with PCI Slot 3
NOTE:
Route Processor Test
signals stubless to
headers
LPC Slot & Debug Headers
A
34
47
Monday, February 24, 2003
855PM Platform
Title
Size
Document Number
Rev
Date:
Sheet
of
Project:
L
P
C_
RS
T#
PM_CLKRUN# 16,18,29,31
INT_SERIRQ 15,19,20,21,29,31
SMB_SB_CLK 29,33,41
SMB_SB_DATA 29,33,41
SMB_THRM_CLK 5,29
SMB_THRM_DATA 5,29
LPC_AD3 16,28,29,30,31
LPC_AD1 16,28,29,30,31
IDE_PATADET 16,23
IDE_SATADET 16,23
ICH_GPIO28 16
LPC_AD0
16,28,29,30,31
LPC_AD2
16,28,29,30,31
LPC_FRAME#
16,28,29,30,31
PCI_PME#
9,15,19,20
TP_HUB_PD11
15
SMB_SB_ALRT# 29,33,41
SMB_SC_INT# 29
PM_SUS_STAT# 9,16,29,31
CLK_LPCPCI 14
BUF_PCI_RST# 9,15,19,20,21,29,30,31
PCI_RST# 6,15,23,28,42
PCI_PME# 9,15,19,20
PM_SUS_CLK 16
SMC_ONOFF#
29,41
PM_PWROK
16,18,22,29,36
AC_PRESENT#
29,41
PM_SLP_S3#
14,16,22,29,40,41
DOCK_INTR#
21,29,33
SMC_RSTGATE#
29
PM_SUS_CLK
16
CLK_LPC14
14
PCI_GATED_RST#
9,19,20,29
H_DPSLP#
3,6,15
PM_SLP_S5#
16,41
PM_STPPCI#
14,16
PM_DPRSLPVR
16,36,38
PM_C3_STAT#
9,16
VR_PWRGD_ICH
16,36
PM_CLKRUN# 16,18,29,31
PM_STPCPU#
14,16,36,38
INT_IRQ15 15,18,23
INT_IRQ14 15,18,23
SMB_ALERT#
15,18
H_INTR 3,15
PM_RI#
16,18,32
H_INIT# 3,15
SM_INTRUDER#
15,18
ICH_GPIO7
16
ICH_GPIO43
16
ICH_GPIO42
16
INT_PIRQH#
15,18,20
PM_SLP_S4# 16,29,41
SMC_EXTSMI#
16,29,31,33
IMVP_PWRGD
36
AGP_SUSPEND# 16
PM_GMUXSEL
16
PM_CPUPERF# 16
H_PWRGD
3,15
H_SMI#
3,15
H_NMI
3,15
H_STPCLK# 3,15
H_CPUSLP# 3,15
LPC_DRQ#0 16,31
SMC_RUNTIME_SCI# 16,29,33
SMC_WAKE_SCI# 16,29,33
FAN_ON 29,35
PM_BATLOW# 16,29,33
FWH_TBL# 16,28
FWH_WP# 16,28
PM_THRM#
5,16,18,29
PM_PWRBTN#
16,29
VR_ON
29,37
SMC_SHUTDOWN
29,41
BAT_SUSPEND
29
H_RCIN#
15,29
SMC_EXTSMI#
16,29,31,33
LPC_DRQ#1
16
KBC_A20GATE
29,33
PM_RSMRST#
16,18,29
ICH_MFG_MODE
16
IDE_PPWR_EN
41
IDE_SPWR_EN#
24,31
+V12S
9,14,18,20,24,41
+V12S
9,14,18,20,24,41
+V3.3ALWAYS
9,16,17,18,19,20,24,25,26,29,33,36,41
+V3.3 7,9,15,17,20,24,27,29,32,36,40,41
+V5
17,18,19,20,24,40,41
+V3.3_LPCSLOT
+V3.3_LPCSLOT
+V5_LPCSLOT
+V5_LPCSLOT
+V5_LPCSLOT
+V3.3_LPCSLOT
+V3.3S_ICH
16,17,18,19,21
+V3.3ALWAYS_ICH
17,18
CON4_HDR
J97
3
2
1
4
J84
8Pin HDR
1
2
3
4
5
6
7
8
R
P
87A
10K
1
8
J95
1
2
J82
1
2
J11
1
2
C270
22UF
J40
1
2
R331
4.7K
J34
1
2
KEY
J41
60Pin_CardCon
B1
A1
B2
A2
B3
B4
A3
B5
A4
B6
B7
A5
B8
A6
B9
B10
A7
B11
A8
B12
B13
A9
B14
A10
B15
B16
A11
B17
A12
B18
B20
A13
B21
A14
B22
B23
A15
B19
B24
A16
B25
B26
A17
B27
A18
B28
A20
B29
A21
B30
A22
A19
A23
A24
A25
A26
A27
A28
A29
A30
12V1
12V2
SUSCLK
NEG_12V
GND1
LREQ
GND2
VCC3_1
BP_CLK
LCNTL0
GND3
VCC3_2
LDC
LCNTL1
LD5
GND4
GND5
LD3
LD6
LD1
GND6
LD4
3V_STBY
GND7
LPS
KBRESTE#
LD2
A20GATE#
LD0
GND8
VCC5_1
VCC5_2
LDRQ1#
SCLK
LFRAME1#
GND9
GND10
LSMI#
LAD2
SERIRQ
LAD0
GND11
CLKRUN#
PCIRST#
GND12
GND13
VCC5_3
OSC
LDRQ0#
VCC3_3
GND14
LINK_ON
LAD3
LAD1
GND15
PCICLK
LPCPD#
GND16
PME#
VCC3_4
J39
1
2
J33
15x2_HDR
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
J15
1
2
R
P
87C
10K
3
6
R222
NO_STUFF_0
J69
2X8_HDR
2
4
6
8
1
3
5
7
9
11
13
15
10
12
14
16
J96
1
2
J98
2X5-Header
1
3
4
2
5
7
9
10
8
6
J85
2X8_HDR
2
4
6
8
1
3
5
7
9
11
13
15
10
12
14
16
C287
22UF
J68
8Pin HDR
1
2
3
4
5
6
7
8
R
P
87B
10K
2
7
C220
0.1UF
R233
0.01_1%
C218
0.1UF
C261
0.1UF
R225
0
C276
0.1UF
R210
0.01_1%
J70
6Pin_HDR
1
2
3
4
5
6
J49
1
2
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...