Platform Design Checklist
R
278
Intel
®
855PM Chipset Platform Design Guide
Intel Pentium M/Intel Celeron M Processor – Resistor Recommendations
1
Pin Name
System
Pull up/Pull
down
Series Termination
Resistor (
Notes
9
be placed between the receiver and
termination resistor. Series resistor
should have no stub when connecting
to the FERR# trace from the CPU.
See Section 4.1.4.1.2 for more details.
GTLREF
(pin AD26)
1
k
± 1%
(top)
2 k
± 1%
(bottom)
Voltage divider placed within 0.5” of
CPU pin via a Zo = 55
trace. No
decoupling should be placed on the pin.
See Figure 148 and section 4.1.7 for
more details.
IERR#
Pull up to VCCP
56
56
IERR# is a 1.05 V tolerant signal and
voltage translation logic may be
required.
If IERR# Is NOT Used
:
56
pull-up to VCCP is required.
If IERR# Is Used
:
Parallel termination resistor should be
placed near the system receiver. Series
resistor should be placed between the
receiver and termination resistor. Series
resistor should have no stub when
connecting to IERR# trace from the
CPU.
See Section 4.1.4.1.1 for more details.
INIT#
See Notes
R1 = 1.3 k
R2 = 330
Rs = 330
INIT# is T-split from the ICH4-M to the
CPU and FWH. A voltage translation
circuit is required for the use with the
Intel 82802AB/AC FWH (see Figure
149).
The voltage translation circuit shown
assumes the receiver uses a 3.3 V I/O
supply voltage.
For all other firmware devices, proper
voltage translation should be ensured.
See section 4.1.4.1.7 for more details.
PRDY#, PREQ#
If ITP700FLEX Is Used:
See Section 14.4.2.1.
If ITP Interposer Is Used:
Leave the signals as NC (No Connect).
If ITP Not Supported:
Leave the signals as NC (No Connect).
PROCHOT#
Pull up to VCCP
56
PROCHOT# is a 1.05 V tolerant signal
and voltage translation logic may be
required.
The ICH4-M’s THRM# signal should not
be driven by PROCHOT#.
If Voltage Translation Is Not
Required
:
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...