Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
309
GPIO[43:32]:
I/O balls. From main power well (V
CC
3_3).
Default as outputs when enabled as GPIOs
These signals are NOT 5-V tolerant
GPIO[32] can be used as AGP_SUSPEND#
GPIO[33] can be used as KSC_VPPEN#
GPIO[34] can be used as SER_EN
GPIO[35] can be used as FWH_WP#
GPIO[36] can be used as FWH_TBL#
GPIO[40] can be used as IDE_PATADET
GPIO[41] can be used as IDE_SATADET
14.8.3.
AGP Busy/Stop Design Requirements
AGP Busy/Stop design requirements
Signal System
Pull up/Pull down
Notes
9
AGPBUSY#
Pull up to Vcc3_3
10 k
This ICH4-M signal requires a pull up to the switched
3.3-V rail (the 3.3V power rail which will be powered
OFF during S3).
This ICH4-M signal must be connected to the
AGP_BUSY# output of the external AGP Graphics
Controller.
C3_STAT#
No pull up/pull down
required.
See notes
When an external AGP device is enabled, this signal
must be connected from ICH4-M to the external AGP
Graphics Controller for STP_AGP# signal
implementation.
SUS_STAT#
No pull up/pull down
required.
See notes
When an external AGP device is enabled, this signal
must be connected from ICH4-M to the external AGP
Graphics Controller if the AGP device is designed to
use this signal.
Assertion of this ICH4-M signal indicates that the
system will be entering one of the S1-S5 low-power
states, and that the platform clocks (including the AGP
clock) will soon stop toggling.
This signal can be monitored by devices with memory
that need to switch from normal refresh to suspend
refresh mode. It can also be used as an indication that
the peripherals should isolate their outputs that may be
going to powered-off planes.
NOTE:
Please also consult Intel for the latest AGP Busy and Stop signal implementation.
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...