Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
297
DU[4:1] See
Notes
This signal can be left as NC (No Connect).
GND[1:0] See
Notes
This signal can be left as NC (No Connect).
RESET(DU) See
Notes
This signal can be left as NC (No Connect).
VDDID See
Notes
This signal can be left as NC (No Connect).
DDR SO-DIMM Interface—Misc Signal
SA[2:0]
Tie to GND /
Connect to VCC3_3
See Notes
SPD EEPROM Address Detection:
For 1st SO-DIMM address ‘A0’:
SA[2:0] should be tied to GND
For 2nd SO-DIMM address ‘A2’:
SA[0] – Tie to VCC3_3
SA[2:1] – Tie to GND
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...