AGP Port Design Guidelines
R
168
Intel
®
855PM Chipset Platform Design Guide
7.2. AGP
2.0
Spec
7.2.1.
AGP Interface Signal Groups
The signals on the AGP interface are broken into three groups: 1X timing domain signals, 2X/4X timing
domain signals, and miscellaneous signals. Each group has different routing requirements. In addition,
within the 2X/4X timing domain signals, there are three sets of signals. All signals in the 2X/4X timing
domain must meet minimum and maximum trace length requirements as well as trace width and spacing
requirements. The signal groups are documented in the following table.
Table 36. AGP 2.0 Signal Groups
1X timing domain
CLK (3.3 V)
RBF#
WBF#
ST[2:0]
PIPE#
REQ#
GNT#
PAR
FRAME#
IRDY#
TRDY#
STOP#
DEVSEL#
2X / 4X timing domain
Set #1
AD[15:0]
C/BE[1:0]#
AD_STB0
AD_STB0#
1
Set #2
AD[31:16]
C/BE[3:2]#
AD_STB1
AD_STB1#
1
Set #3
SBA[7:0]
SB_STB
SB_STB#
1
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...