FSB Design Guidelines
R
Intel
®
855PM Chipset Platform Design Guide
39
Figure 6. Common Clock Signals Example – Intel 855PM MCH Escape Routing
COMMON
Clock
Signals
HIT#
DEF
E
R
#
HITM#
DPSLP#
RESET#
PRIMARY SIDE
Layer 6
DRD
Y
#
TRDY
#
BNR#
Figure 7. Common Clock Signals Example – Processor Escape Routing
DPSLP#
RESET#
Layer 6
COMMON
Clock
Signals
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...