
Platform Design Checklist
R
290
Intel
®
855PM Chipset Platform Design Guide
14.5.
CK-408 Clock Checklist
14.5.1.
Resistor Recommendations
CK-408 Clock – Resistor Recommendations
Pin Name
System
Pull up/Pull down
Series Resistor
(
Notes
9
3V66[5:0]
33
Use three clock signals for MCH, ICH4-M,
and AGP controller.
See Section 10.2.2 for MCH and ICH4-M
CLK66 routing requirements.
CPU[0], CPU[0]#
CPU[1], CPU[1]#
CPU[2], CPU[2]#
Pull down to GND
49.9
± 1%
33
It is required to connect one CPU clock
pair to processor and another pair to MCH.
See Section 12.2.1 for further discussion.
If ITP700FLEX Is Used
:
Route 3
rd
CPU clock pair to ITP700FLEX
(Routing to CPU socket NOT necessary).
See Section 4.3.1.3 for routing
requirements.
If ITP Interposer Is Used
:
Route 3
rd
CPU clock pair to the ITP_CLK
signals of the CPU socket (Routing to
ITP700FLEX NOT necessary).
CPU_STOP#
Point to point connection to the ICH4-M’s
STP_CPU# signal.
DOT
33
If the signal is used, one 33
series
resistor is required for each receiver.
If NOT used, this signal can be left as NC
(No Connect).
IREF
Pull down to GND
475
± 1%
MULT[0]
Pull up to Vcc3_3
10 k
PCI[6:0]
33
If the signal is used, one 33
series
resistor is required for each receiver.
If NOT used, this signal can be left as NC
(No Connect).
See Section 10.2.5 for routing
requirements.
PCI_STOP#
Point to point connection to the ICH4-M’s
STP_PCI# signal.
PCIF[2:0]
33
Use one free running PCI clock signal for
the ICH4-M.
If NOT used, this signal can be left as NC
(No Connect).
See 10.2.4 for routing requirements.
PWRDWN#
If S1M Is Supported
:
This signal should be driven by the logical
AND of the ICH4-M’s SLP_S1# and
SLP_S3# signals. See Figure 152.
If S1M Is NOT Supported but S3 is
supported
:
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...