
R
Intel
®
855PM Chipset Platform Design Guide
7
9.1.4.3.
Power Down Procedures for Mobile Swap Bay ............................187
9.1.4.4.
Power Up Procedures After Device “Hot” Swap Completed ........187
9.2.
PCI ...............................................................................................................................188
9.3.
AC’97 ...........................................................................................................................188
9.3.1.
AC’97 Routing ..............................................................................................192
9.3.2.
Motherboard Implementation .......................................................................193
9.3.2.1.
Valid Codec Configurations ..........................................................193
9.3.3.
SPKR Pin Configuration...............................................................................193
9.4.
USB 2.0 Guidelines and Recommendations ...............................................................194
9.4.1.
Layout Guidelines ........................................................................................194
9.4.1.1.
General Routing and Placement...................................................194
9.4.1.2.
USB 2.0 Trace Separation ............................................................195
9.4.1.3.
USBRBIAS Connection.................................................................195
9.4.1.4.
USB 2.0 Termination.....................................................................196
9.4.1.5.
USB 2.0 Trace Length Pair Matching ...........................................196
9.4.1.6.
USB 2.0 Trace Length Guidelines ................................................196
9.4.2.
Plane Splits, Voids, and Cut-Outs (Anti-Etch)..............................................196
9.4.2.1.
VCC Plane Splits, Voids, and Cut-Outs (Anti-Etch)......................197
9.4.2.2.
GND Plane Splits, Voids, and Cut-Outs (Anti-Etch) .....................197
9.4.3.
USB Power Line Layout Topology ...............................................................197
9.4.4.
EMI Considerations......................................................................................198
9.4.4.1.
Common Mode Chokes ................................................................198
9.4.5.
ESD ..............................................................................................................199
9.5.
I/O APIC (I/O Advanced Programmable Interrupt Controller) .....................................199
9.6.
SMBus 2.0/SMLink Interface .......................................................................................200
9.6.1.
SMBus Architecture and Design Considerations.........................................201
9.6.1.1.
SMBus Design Considerations .....................................................201
9.6.1.2.
General Design Issues/Notes .......................................................202
9.6.1.3.
High Power/Low Power Mixed Architecture..................................202
9.6.1.4.
Calculating the Physical Segment Pull-Up Resistor .....................202
9.7.
FWH.............................................................................................................................204
9.7.1.
FWH Decoupling ..........................................................................................204
9.7.2.
In Circuit FWH Programming .......................................................................204
9.7.3.
FWH INIT# Voltage Compatibility ................................................................204
9.7.4.
FWH V
PP
Design Guidelines ........................................................................205
9.7.5.
FWH INIT# Assertion/Deassertion Timings .................................................205
9.8.
RTC..............................................................................................................................206
9.8.1.
RTC Crystal..................................................................................................207
9.8.2.
External Capacitors......................................................................................208
9.8.3.
RTC Layout Considerations.........................................................................209
9.8.4.
RTC External Battery Connections ..............................................................209
9.8.5.
RTC External RTCRST# Circuit...................................................................210
9.8.6.
V
BIAS
DC Voltage and Noise Measurements................................................211
9.8.7.
SUSCLK .......................................................................................................211
9.8.8.
RTC-Well Input Strap Requirements ...........................................................211
9.9.
Internal LAN Layout Guidelines ...................................................................................212
9.9.1.
Footprint Compatibility .................................................................................212
9.9.2.
Intel 82801DBM ICH4-M – LAN Connect Interface Guidelines ...................213
9.9.2.1.
Bus Topologies .............................................................................213
9.9.2.1.1.
LOM (LAN On Motherboard) Point-To-Point
Interconnect ................................................................214
9.9.2.2.
Signal Routing and Layout............................................................214
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...