A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
Voltage Rails
STATE
SLP_S1#
LOW
S5 / Soft OFF
LOW
LOW
HIGH
S4 (Suspend To Disk)
LOW
S3 (Suspend to RAM)
SLP_S3#
SIGNAL
HIGH
Full ON
LOW
S1M (Power On Suspend)
LOW
POWER STATES
HIGH
LOW
=
#
Net Name Suffix
Active Low signal
SCHEMATIC ANNOTATIONS AND BOARD INFORMATION
PCI Devices
Device
IDSEL #
REQ/GNT #
Interrupts
Slot 2
Slot 3
A, B, C, D
I C / SMB Addresses
2
Device
Address
Clock Generator
Thermal Diode
Bus
Smart Battery
1001 110x
Smart Battery Charger
Smart Selector
SMB_SB
SMB_SB
SMB_ICH
SMB_SB
SMB_THRM
PCB Footprints
SOT-23
SOT23-5
1101 001x
0001 011x
0001 001x
0001 010x
Hex
D2
9C
16
12
14
B, C, D, A
C, D, A, B
1
2
3
4
5
2
3
1
As seen from top
AD25
AD26
AD27
1
2
3
B, C, D, A
4
Docking
SO-DIMM0
SMB_ICH
B
A
A
PC/PCI
AGP
A, B
1010 000x
A0
AD28
(AD17 internal)
LAN
(AD24 internal)
A
LED
Page
Ref
Primary IDE.................................24.................................DS8
Secondary IDE...............................24.................................DS7
SMC/KBC NUMLOCK.............................29.................................DS1
SMC/KBC CAPS LOCK...........................29.................................DS4
Slot 1
SMB_ICH
A2
SO-DIMM1
1010 001x
1
2
3
DDR Termination:
Command/Address
DATA
Control/Enable
1 Series and 1 Parallel
MA, BS#, RAS#, CAS#, WE#
DQS, DATA, CB
CKE, CS#
Default Jumper Settings
PWR/SUS LED.................................24.................................DS6
Primary DC system power supply (10 to 21V)
Core voltage for Processor
1.05V rail for Processor I/O
1.2V For 855PM Core(off in S3-S5)
DDR Termination voltage(off in S4-S5)
1.5V switched power rail (off in S3-S5)
1.5V always on power rail
1.5V power rail (off in S4-S5)
1.8V switched power rail (off in S3-S5)
2.5V power rail for DDR
3.3V always on power rail
3.3V power rail (off in S4-S5)
3.3V switched power rail (off in S3-S5)
5.0V always on power rail
5.0V power rail (off in S4-S5)
5.0V switched power rail (off in S3-S5)
12.0V switched power rail (off in S3-S5)
-12.0V switched power rail for PCI (off in S3-S5)
+VDC
+VCC_CORE
+VCCP
+V1.2S_MCH
+V1.25
+V1.5S
+V1.5ALWAYS
+V1.5
+V1.8S
+V2.5
+V3.3ALWAYS
+V3.3
+V3.3S
+V5ALWAYS
+V5
+V5S
+V12S
-V12S
Page
J1
1-X
KBC 60/64 DECODE DISABLE
29
J6
1-X
INIT CLK DISABLE
30
J12
1-2
SMC/KBC DISABLE
29
J21
1-X
SMC/KBC Programming
29
J52
1-2
SIO Disable
31
J94
1-X
CMOS CLEAR
16
SLP_S5#
ON
ON
ON
OFF
OFF
+V*ALWAYS
ON
ON
+V*S
OFF
HIGH
ON
Clocks
ON
+V*
LOW
OFF
ON
OFF
ON
OFF
OFF
ON
ON
HIGH
HIGH
OFF
LOW
HIGH
HIGH
HIGH
LOW
LOW
HIGH
SLP_S4#
SMC/KBC SCROLL LOCK.........................29.................................DS3
Wake Events
RI# (Ring Indicate) from serial port
PME# (Power Management Event) from
PCI/mini-PCI slots, AGP slot, LPC slot
LCI I/O from 82562EM
LID switch attached to SMC
USB
AC97 wake on ring
SmLink for AOL II
Hot Key from the scan matrix keyboard
SW
Page
Ref
POWER.......................................40.................................SW3
VIRTUAL BATTERY.............................29.................................SW1
LID.........................................29.................................SW2
RESET.......................................40.................................SW4
4
1 Series and 1 Parallel
1 Parallel
ON_BOARD_VR_PWRGD...........................38.................................DS2
Notes and Annotations
A
2
4 7
Monday, February 24, 2003
855PM Platform
Title
Size
Document Number
Rev
Date:
Sheet
of
Project:
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...