Platform Power Delivery Guidelines
R
254
Intel
®
855PM Chipset Platform Design Guide
11.5.
DDR Power Delivery Design Guidelines
The main focus of these Intel 855PM MCH guidelines is to minimize signal integrity problems and
improve the power delivery to of the MCH system memory interface and the DDR SO-DIMMs. Some
sections summarize the DDR system voltage and current requirements as of publishing for this
document. This document is not the original source for these specifications. Refer to the following
documents for the latest details on voltage and current requirements found in this design guide.
JEDEC Standard, JESD79, Double Data Rate (DDR) SDRAM Specification
Intel DDR 200 JEDEC Spec Addendum Rev 0.9 or later
Intel
®
855PM Memory Controller Hub (MCH) DDR 200/266 MHz Datasheet
Figure 144. DDR Power Delivery Block Diagram
Vin
Vout
Sense Adj.
Switching
Regulator
Vin
Vout
Sense Adj.
Switching
Regulator
10K
10K
+V5
+V2_5
+V5
+V1_25
+
-
SMVREF
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...