
Platform Power Requirements
R
118
Intel
®
855PM Chipset Platform Design Guide
5.9.4.2.
Intel 855PM MCH V
CCP
Voltage Plane and Decoupling
The Intel 855PM MCH conceptual V
CCP
(1.05 V) power delivery cross section is illustrated in Figure
66. Similar to the concept for the processor, the secondary side layer (Layer 8) that references the solid
ground plane on Layer 7 located 4 mils above (see Figure 2) creates a low inductance short between the
150-µF POSCAPs and the 0.1 µF 0603 form factor capacitors placed inside and outside of the package
shadow of the MCH on the secondary side.
Figure 66. Intel 855PM MCH V
CCP
Power Plane and Decoupling Concept
855PM Silicon Die
855PM Silicon Die
PSB Side
Hub Interface Side
1.8v
1.8v
1.05v
To Pentium M
VCCA
VCCHA
VCCGA
8x0.1uF 0603
150uF
POSCAP
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
0.1uF
0603
10uF
1206
Intel 855PM MCH-M
To Intel
Pentium M
processor
VCCA
855PM Silicon Die
855PM Silicon Die
PSB Side
Hub Interface Side
1.8v
1.8v
1.05v
To Pentium M
VCCA
VCCHA
VCCGA
8x0.1uF 0603
150uF
POSCAP
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
0.1uF
0603
10uF
1206
Intel 855PM MCH-M
To Intel
Pentium M
processor
VCCA
Intel 855PM MCH
855PM Silicon Die
855PM Silicon Die
PSB Side
Hub Interface Side
1.8v
1.8v
1.05v
To Pentium M
VCCA
VCCHA
VCCGA
8x0.1uF 0603
150uF
POSCAP
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
0.1uF
0603
10uF
1206
Intel 855PM MCH-M
To Intel
Pentium M
processor
VCCA
855PM Silicon Die
855PM Silicon Die
PSB Side
Hub Interface Side
1.8v
1.8v
1.05v
To Pentium M
VCCA
VCCHA
VCCGA
8x0.1uF 0603
150uF
POSCAP
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
0.1uF
0603
10uF
1206
Intel 855PM MCH-M
To Intel
Pentium M
processor
VCCA
Intel 855PM MCH
Figure 67. Intel 855PM MCH V
CCP
Power Plane and Decoupling Recommended Layout Example
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
Intel 855PM MCH-M
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
Intel 855PM MCH-M
Intel 855PM MCH
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
Intel 855PM MCH-M
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
855PM Silicon Die
855PM Silicon Die
PSB Side
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
L1 PS
L2 GND
L3 Sig
L4 GND
L5 PWR
L6 Sig
L7 GND
L8 SS
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
VCCP=1.05v
5x0.1uF 0603
150uF
Secondary Side
3x0.1uF 0603
Cross Section View
GND
45mil
45mil
70mil
Intel 855PM MCH-M
Intel 855PM MCH
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...