A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
PORT 80 DISPLAY
SMC SUSPEND TIMER
LEFT
RIGHT
Circuitry provides an interrupt to the SMC
every 1s while in suspend (this allows
the SMC to complete housekeeping
functions while suspended)
1 Hz Clock J6
Enable
Disable
No Shunt
Shunt
NOTE: Stuff J6 for SMC Programming
SMC Suspend Timer and Port 80 LEDs
A
30
47
Monday, February 24, 2003
855PM Platform
Title
Size
Document Number
Rev
Date:
Sheet
of
Project:
LED1_INPUT2
LED1_INPUT5
LED1_INPUT3
LED2_INPUT4_R
LED2_INPUT2_R
LED2_INPUT3_R
LED2_INPUT5_R
LED2_INPUT1_R
LED2_INPUT7_R
LED2_INPUT6_R
LED2_INPUT6
LED1_INPUT3_R
LED1_INPUT4_R
LED1_INPUT5_R
LED1_INPUT7_R
LED1_INPUT1_R
LED1_INPUT6_R
LED1_INPUT2_R
LED2_INPUT4
LED2_INPUT2
LED2_INPUT3
OE#_PORT80
LED1_INPUT1
LED2_INPUT5
LED2_INPUT1
LED1_INPUT7
LED1_INPUT6
LED1_INPUT4
LED2_INPUT7
SMC_INIT_CLK1
SMC_INIT_CLK4
SMC_RST#_D
INVD1
INVD2
SMC_INIT_CLK3
SMC_INIT_CLK2
V
CCMA
X
8
0
9
SMC_RST
LPC_FRAME# 16,28,29,31,34
LPC_AD3 16,28,29,31,34
LPC_AD2 16,28,29,31,34
LPC_AD1 16,28,29,31,34
LPC_AD0 16,28,29,31,34
KSC_VPPEN#
16
CLK_PCI_PORT80
14
BUF_PCI_RST#
9,15,19,20,21,29,31,34
SMC_INITCLK 24,29
SMC_RST# 29
+V3.3S
5,9,10,14,15,17,18,20,23,28,31,32,33,36,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,31,32,33,36,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,31,32,33,36,37,38,41,42
+V3.3ALWAYS_KBC
29
+V3.3S
38,41,42
+V3.3ALWAYS_KBC
29
+V3.3ALWAYS_KBC
29
+V3.3ALWAYS_KBC
29
+V3.3ALWAYS_KBC
29
R15
1M
RP14B
150
2
7
RP13B
150
2
7
C438
0.1UF
C27
4.7uF
RP11C
150
3
6
U7F
74HC04
13
12
7
14
Q10
BSS138
3
1
2
RP12B
150
2
7
Q1
MAX809
1
2
3
GN
D
RST#
VC
C
RP13C
150
3
6
RP13D
150
4
5
C17
0.1UF
RP11D
150
4
5
CR9
7-SEG-LED-DISPLAY
1
10
8
5
4
2
3
7
6
9
A
B
C
D
E
F
G
DP
AN1
AN2
R17
0
U7D
74HC04
9
8
7
14
RP11B
150
2
7
U7B
74HC04
3
4
7
14
CR10
7-SEG-LED-DISPLAY
1
10
8
5
4
2
3
7
6
9
A
B
C
D
E
F
G
DP
AN1
AN2
Q4
BSS138
3
1
2
J6
1
2
U29
EPM7032AE
44
43
42
35
34
33
32
31
30
28
27
26
25
23
22
21
20
19
18
15
14
13
12
11
10
8
7
6
5
3
2
1
4
16
24
36
9
17
29
41
37
39
38
40
IO32
IO31
IO30
IO29
IO28
IO27
IO26
IO25
IO24
IO23
IO22
IO21
IO20
IO19
IO18
IO17
IO16
IO15
IO14
IO13
IO12
IO11
IO10
IO9
IO8
IO7
IO6
IO5
IO4
IO3
IO2
IO1
GND1
GND2
GND3
GND4
VCC1
VCC2
VCC3
VCC4
GCLK
GCLR#
OE#1
OE#2
U7A
74HC04
1
2
7
14
RP14C
150
3
6
R403
100
U7E
74HC04
11
10
7
14
RP13A
150
1
8
R8
4.7K
RP12D
150
4
5
R9
0
R24
0
C450
0.1UF
RP11A
150
1
8
RP14D
150
4
5
R30
100K
RP12C
150
3
6
C426
0.1UF
U7C
74HC04
5
6
7
14
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...