A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
VR Interposer Headers
VR PWRGD CIRCUIT
VID
VID
VCC
Core
VCC
Core
5
4
3
2
1
0
5
4
3
2
1
0
Processor
VID
TABLE
0
0
0
0
0
0
1.708
1
0 0
0
0
0
1.196
0
0
0
0
0
1
1.692
1
0 0
0
0
1
1.180
0
0
0
0
1
0
1.676
1
0 0
0
1
0
1.164
0
0
0
0
1
1
1.660
1
0 0
0
1
1
1.148
0
0
0
1
0
0
1.644
1
0 0
1
0
0
1.132
0
0
0
1
0
1
1.628
1
0 0
1
0
1
1.116
0
0
0
1
1
0
1.612
1
0 0
1
1
0
1.100
0
0
0
1
1
1
1.596
1
0 0
1
1
1
1.084
0
0
1
0
0
0
1.580
1
0 1
0
0
0
1.068
0
0
1
0
0
1
1.564
1
0 1
0
0
1
1.052
0
0
1
0
1
0
1.548
1
0 1
0
1
0
1.036
0
0
1
0
1
1
1.532
1
0 1
0
1
1
1.020
0
0
1
1
0
0
1.516
1
0 1
1
0
0
1.004
0
0
1
1
0
1
1.500
1
0 1
1
0
1
0.988
0
0
1
1
1
0
1.484
1
0 1
1
1
0
0.972
0
0
1
1
1
1
1.468
1
0 1
1
1
1
0.956
0
1
0
0
0
0
1.452
1
1 0
0
0
0
0.940
0
1
0
0
0
1
1.436
1
1 0
0
0
1
0.924
0
1
0
0
1
0
1.420
1
1 0
0
1
0
0.908
0
1
0
0
1
1
1.404
1
1 0
0
1
1
0.892
0
1
0
1
0
0
1.388
1
1 0
1
0
0
0.876
0
1
0
1
0
1
1.372
1
1 0
1
0
1
0.860
0
1
0
1
1
0
1.356
1
1 0
1
1
0
0.844
0
1
0
1
1
1
1.340
1
1 0
1
1
1
0.828
0
1
1
0
0
0
1.324
1
1 1
0
0
0
0.812
0
1
1
0
0
1
1.308
1
1 1
0
0
1
0.796
0
1
1
0
1
0
1.292
1
1 1
0
1
0
0.780
0
1
1
0
1
1
1.276
1
1 1
0
1
1
0.764
0
1
1
1
0
0
1.260
1
1 1
1
0
0
0.748
0
1
1
1
0
1
1.244
1
1 1
1
0
1
0.732
0
1
1
1
1
0
1.228
1
1 1
1
1
0
0.716
0
1
1
1
1
1
1.212
1
1 1
1
1
1
0.700
Connector 1
(rows A,B)
Connector 2
(rows C,D)
Processor Voltage Regulator Module
Custom
36
47
Monday, February 24, 2003
855PM Platform
Title
Size
Document Number
Rev
Date:
Sheet
of
Project:
OFF_BOARD_VR_PWRGD
PWRGD2
PWRGD1
PWRGD3
INTERPOSER_PRES#
MAIN_PWROK
M
A
IN
2_P
WR
O
K
OFF_BOARD_VR_ON
IMVP_PWRGD_D
OPAMP_P
OPAMP_EN
OPAMP_N
INTERPOSER_PRES#
INTERPOSER_PRES#
NC5_D
OFF_BOARD_VR_PWRGD
OFF_BOARD_VR_ON
VR_PWRGD_ICH_D
U43_TP2
U43_TP1
VR_VID5 38,42
VR_VID4 38,42
VR_VID3 38,42
PM_DPRSLPVR 16,34,38
PM_STPCPU# 14,16,34,38
TP_NC_5 3
ON_BOARD_VR_PWRGD
38
CORE_VR_ON
37
PWR_PWROK
41
V1.5_PWRGD
17
DDR_VR_PWRGD
40
VR_SHUT_DOWN#
29
IMVP_PWRGD
34
IMVP_PWRGD
34
VR_VID2
38,42
VR_VID1
38,42
VR_VID0
38,42
V5A_PWRGD
18
IMVP_PWRGD 34
ON_BOARD_VR_ON 38
PM_PWROK
16,18,22,29,34
VR_PWRGD_CK408# 14
VR_PWRGD_ICH
16,34
+V3.3
7,9,15,17,20,24,27,29,32,34,40,41
+V3.3
7,9,15,17,20,24,27,29,32,34,40,41
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V3.3S 5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V5S
9,17,20,21,24,31,32,33,35,37,38,41,42
+V3.3S 5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V5S
9,17,20,21,24,31,32,33,35,37,38,41,42
+V3.3S 5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+VDC 18,37,38,41
+V3.3ALWAYS
5,9,16,17,18,19,20,24,25,26,29,33,34,41
+V3.3ALWAYS
5,9,16,17,18,19,20,24,25,26,29,33,34,41
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,32,33,37,38,41,42
R366
1M
U19
74AHC1G08
1
2
4
5
3
Q36
BSS84
1
3
2
R254
10K_1%
R269
10K
R251
2K_1%
U8
74AHC1G08
1
2
4
5
3
U17B
74HC00
4
5
6
7
14
U17A
74HC00
1
2
3
7
14
J30
20x2_Header
2
1
4
6
3
8
10
5
12
14
7
16
9
11
13
15
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
Q38
2N3904
1
3
2
R52
0
R250
1.58K
1%
VDD+
GND
-
+
U43A
TLV2463
1
3
2
4
5
10
C288
1uF
20%
U17C
74HC00
10
9
8
7
14
R363
100K
U9
74AHC1G08
1
2
4
5
3
U17D
74HC00
13
12
11
7
14
R255
10K
R3007
1K
CR23
BAT54
1
3
J29
20x2_Header
2
1
4
6
3
8
10
5
12
14
7
16
9
11
13
15
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
U4
74AHC1G08
1
2
4
5
3
R3008
1K
R268
10K
VDD+
GND
-
+
U43B
TLV2463
9
7
8
4
6
10
U18
74AHC1G08
1
2
4
5
3
R256
10K
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...