Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
321
14.8.13. IDE Interface (Secondary IDE Connector)
ICH4-M IDE Interface – Resistor Recommendations
Pin Name
System
Pull up/Pull down
Series
Damping
Notes
9
SDD[15:0] None
No extra series termination resistors or other
pull ups/pull downs are required. These signals
have integrated series resistors.
PDD7/SDD7 does not require a 10 K
Ω
pull
down resistor.
NOTE:
Simulation data indicates that the
integrated series termination resistors are a
nominal 33
Ω
but can range from 31
Ω
to 43
Ω
.
Refer to ATA ATAPI-4 specification.
SDA[2:0],
SDCS1#,
SDCS3#,
SDDACK#,
SDIOW#, SDIOR#
None
No extra series termination resistors. Pads for
series resistors can be implemented should the
system designer have signal integrity concerns.
These signals have integrated series resistors.
NOTE:
Simulation data indicates that the
integrated series termination resistors are a
nominal 33 but can range from 31 to 43 .
SDDREQ
None
No extra series termination resistors.
No pull down resistors needed.
This signal has integrated series resistors in
the ICH4-M.
This signal has integrated pull down resistors in
the ICH4-M.
SIORDY
Pull up to Vcc3_3
4.7 k
This signal has integrated series resistor in the
ICH4-M
PCI_RST#
22
- 47
The signal must be buffered to form IDE_RST#
for improved signal integrity.
Mobile IDE Swap
Bay Support
See Section 9.1.4 contains recommendations
for implementating the ICH4-M’s IDE interface
tri-state feature. This feature can be used for
systems designed to support an IDE “hot” swap
drive bay.
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...