Platform Design Checklist
R
298
Intel
®
855PM Chipset Platform Design Guide
14.6.2. Miscellaneous
Signals
MCH – Miscellaneous Signals
Pin Name
System
Pull up/Pull down
F Notes
9
External Thermal Sensor Based Throttling Signal
ETS#
See Notes
See Notes
If ETS# Is NOT Used: (Default is Disabled)
No external pull up is required.
If ETS# Is Used:
This signal needs to be pulled up to a 2.5 V
source through a 8.2 k
to 10 k
See Section 6.8 for details.
Hub Interface Signals
HSWNG[1:0] 301
± 1%
(top)
150
± 1%
(bottom)
Signal voltage level = 1/3 * VCCP.
R1a = R1b = 301
± 1%
R2a = R2b = 150
± 1%
C1a = C1b = 0.1 uF
See See Figure 154 and Section 4.1.8.2 for
details.
VCCHL[4:0]
Tie to Vcc1_8
Also see Section 14.6.4 for Vcc1_8 decoupling
requirement.
Other Signals
TESTIN
This signal can be left as NC (No Connect).
Power Signals
VCC[9:0] Tie
to
Vcc1_2[Vcc_mch]
See Section 14.6.4 for VCC_MCH decoupling
requirements.
VTT[19:0]
Tie to VCCP
Ground Signals
VSS[141:0]
Tie to GND
Содержание 855PM
Страница 18: ...R 18 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 22: ...Introduction R 22 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 32: ...General Design Considerations R 32 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 124: ...Platform Power Requirements R 124 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 182: ...Hub Interface R 182 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 228: ...I O Subsystem R 228 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...
Страница 328: ...Platform Design Checklist R 328 Intel 855PM Chipset Platform Design Guide This page intentionally left blank...