
Table 29: Sideband Signals in pcie(n)_m_axis_rc_tuser (1024-bit Interface) (cont'd)
Bit Index
Name
Width
Description
150:148
is_sop4_ptr[2:0]
3
Indicates the position of the first byte of the fifth TLP
starting in this beat:
•
100: Byte lane 64
•
101: Byte lane 80
•
110: Byte lane 96
•
111: Byte lane 112
•
All other settings are reserved.
This output is used only when the straddle option is enabled
on the RC interface. The output is permanently set to 0
when straddle is disabled.
154:151
is_sop5_ptr[2:0]
Indicates the position of the first byte of the sixth TLP
starting in this beat:
•
101: Byte lane 80
•
110: Byte lane 96
•
111: Byte lane 112
•
All other settings are reserved.
This output is used only when the straddle option is enabled
on the RC interface. The output is permanently set to 0
when straddle is disabled.
156:154
is_sop6_ptr[2:0]
Indicates the position of the first byte of the seventh TLP
starting in this beat:
•
110: Byte lane 96
•
111: Byte lane 112
•
All other settings are reserved.
This output is used only when the straddle option is enabled
on the RC interface. The output is permanently set to 0
when straddle is disabled.
159:157
is_sop7_ptr[2:0]
Indicates the position of the first byte of the eigth TLP
starting in this beat:
•
111: Byte lane 112
•
All other settings are reserved.
This output is used only when the straddle option is enabled
on the RC interface. The output is permanently set to 0
when straddle is disabled.
Chapter 3: Product Specification
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
90