
Table 71: New Ports for Versal CPM5 (cont'd)
Name
I/O
Notes
pcie0_cfg_perfunc_vld
O
Please refer to port list for details.
pcie0_cfg_perfunc_func_num[15:0]
I
Please refer to port list for details.
pcie0_cfg_perfunc_req
I
Please refer to port list for details.
Port Changes
The following table lists the ports for which the widths were changed in the Versal CPM5
Controllers relative to the Ult device integrated block for PCIe IP.
Table 72: Port Width Changes For Current Ports
Name
I/O
pcie0_rq_tag0[9:0]
O
pcie0_rq_tag1[9:0]
O
Note: The above mentioned port width changes does not include 1024-bit interface.
Ports Not Available
The following table lists the ports which were deprecated in the Versal CPM5 Controllers relative
to the Ult device integrated block for PCIe IP.
Table 73: Deprecated Ports
Name
I/O
Notes
cfg_pm_aspm_l1_entry_reject
I
Now part of the register table.
cfg_pm_aspm_tx_l0s_entry_disable
I
Now part of the register table.
cfg_config_space_enable
I
Now part of the register table.
cfg_dsn
I
Now part of the register table.
cfg_dev_id_pf0
I
Now part of the register table.
cfg_dev_id_pf1
I
Now part of the register table.
cfg_dev_id_pf2
I
Now part of the register table.
cfg_dev_id_pf3
I
Now part of the register table.
cfg_vend_id
I
Now part of the register table.
cfg_rev_id_pf0
I
Now part of the register table.
cfg_rev_id_pf1
I
Now part of the register table.
cfg_rev_id_pf2
I
Now part of the register table.
cfg_rev_id_pf3
I
Now part of the register table.
cfg_subsys_id_pf0
I
Now part of the register table.
cfg_subsys_id_pf1
I
Now part of the register table.
cfg_subsys_id_pf2
I
Now part of the register table.
Appendix F: Migrating
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
281