
GTYP Quad and REFCLK Placements
The allowable GTYP quad placements are shown in the table below. Placements are determined by CIPS IP configuration GUI as part
of CPM configuration selections.
Table 62: Allowable GTYP Transceiver Quad Placement
Board
CPM5 PCIe Controller
Width Configuration
GTYP Transceiver Quad (Package Bank) Channels
CPM5 PCIe Controller GTYP Reference
Clock
Other
Supported
Width
Configurations
Lane Reversal
Controller
1
Controller
0
Quad 3
(Bank 105)
Quad 2
(Bank 104)
Quad 1
(Bank 103)
Quad 0
(Bank 102)
3
2
1
0
3
2
1
0
3
2
1
0
3
2
1
0
Controller 1
Controller 0
x16
–
x16
Controller 0 [0:15]
–
Quad 104, REFCLK
0
x8, x4
Not Required
x8, x8
x8
x8
Controller 1 [0:7]
Controller 0 [0:7]
Quad 104, REFCLK
0
Quad 105, REFCLK
0
Quad 102, REFCLK
0
Quad 103, REFCLK
x8, x4
x4, x8
x4, x4
Not Required
x8
x8
–
Controller 1 [0:7]
–
Quad 104, REFCLK
0
Quad 105, REFCLK
0
–
x4
Not Required
x8
–
x8
–
Controller 0 [0:7]
–
Quad 102, REFCLK
0
Quad 103, REFCLK
x4
Not Required
x4, x4
x4
x4
–
Controller 1 [3:0]
–
Controller 0 [3:0]
Quad 104, REFCLK
0
>Quad 102, REFCLK
0
–
On PCB
x4
x4
–
–
Controller 1 [3:0]
–
Quad 104, REFCLK
0
–
–
On PCB
x4
–
x4
–
–
Controller 0 [3:0]
–
Quad 102, REFCLK
0
–
On PCB
x4, x8
x4
x8
–
Controller 1 [3:0]
Controller 0 [0:7]
Quad 104, REFCLK
0
Quad 102, REFCLK
0
Quad 103, REFCLK
x4, x4
x4 on PCB,
x8 Not
Required
Appendix B: GT Selection and Pin Planning for CPM5
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
245