
Related Information
Reset
Fundamental reset for the PCIe controller is driven by the I/O inside the PS which should be
configured in CIPS.
Related Information
Features
New Features
PASID
PASID Extended Capability structure has been added which can be enabled via GUI with which
the core supports sending and receiving TLPs containing a PASID TLP Prefix.
10-Bit Tag
The CPM4 PCIe controller supports 10-bit Tag feature, it inherently supports 10-bit tag on the
completer interface while requestor interface can be enabled via GUI option. When enabled
management of up to 768 tags is possible compared to max of 256 tags in Ult devices.
Feature DLLP
Data Link Feature Extended Capability structure has been added for link speed of 16.0 GT/s. It
contains programmable control/status information about the local and peer support of the “Data
Link Feature Support”.
Lane Margining
Lane Margining at the Receiver Extended Capability structure has been added for link speed of
16.0 GT/s.
Physical Layer 16.0 GT/s Extended Capability
Physical Layer 16.0 GT/s Extended Capability structure has been added for link speed of 16.0
GT/s with which Gen4 equalization status can be read.
Appendix F: Migrating
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
278