Guidance for CPM5 Migration from
Specifically Identified Engineering Sample
Devices
GTYP Quad and REFCLK Considerations
In migration, the lane ordering for each controller configured for x16 or x8 link widths will
reverse within the GTYP quads accessible to each controller. For these designs, the lane reversal
will be transparent under the assumption lane reversal by the IP is used. REFCLK placements for
x16 or x8 link widths do not change.
For designs using x4 or narrower link widths, the lane ordering will be unchanged during
migration. REFCLK placements also do not change.
Consult the provided placement tables. For additional migration support, contact your Xilinx
representative.
RESET Considerations
RESET placement options do not change.
CPM5 Configuration Considerations
Design migration requires IP update of the CPM5 as well as a re-implementation of the design to
generate a new programmable design image (PDI).
CPM5 GTYP Locations
Table 67: CPM5 GTYP Locations
Device
Package
CPM
Controller
GT QUAD for
X16
GT QUAD for
X8
GT QUAD for
X4
XCVC2802, XCVE2302,
XCVM2502
All
CPM
Controller 1
N/A
GTY_QUAD_X0Y3
GTY_QUAD_X0Y2
GTY_QUAD_X0Y2
CPM
Controller 0
GTY_QUAD_X0Y3
GTY_QUAD_X0Y2
GTY_QUAD_X0Y1
GTY_QUAD_X0Y0
GTY_QUAD_X0Y1
GTY_QUAD_X0Y0
GTY_QUAD_X0Y0
Appendix B: GT Selection and Pin Planning for CPM5
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
251