
Note: The
pcie0*
signals map to PCIe Controller 0 and
pcie1*
signals map to PCIe Controller 1 in the
port descriptions below.
Table 46: Configuration PASID Interface Port Descriptions
Port
I/O
Width
Description
pcie0_cfg_pasid_enable
pcie1_cfg_pasid_enable
O
4
Configuation PASID Enable: Per Function PASID
Enable.
pcie0_cfg_pasid_exec_permission_enable
pcie1_cfg_pasid_exec_permission_enable
O
4
Configuation PASID Exec Permission Enable: Per
Function PASID Exec Permission Enable.
pcie0_cfg_pasid_privil_mode_enable
pcie1_cfg_pasid_privil_mode_enable
O
4
Configuation PASID Privil Mode Enable: Per Function
PASID Privil Mode Enable.
Register Space
The configuration space is a register space defined by the PCI Express Base Specification 4.0
(
https://www.pcisig.com/specifications
). The Versal
®
ACAP CPM Mode for PCIe supports Xilinx
proprietary read/write configuration interfaces into this register space, and supports up to four
Physical Functions (PFs) and 252 Virtual Functions (VFs).
The PCI configuration space consists of the following primary parts.
Legacy PCI v4.0 Type 0/1 Configuration Space Header
• Type 0 Configuration Space Header supported for Endpoint configuration
• Type 1 Configuration Space Header supported for Root, Switch Port configuration
Legacy Extended Capability Items
• PCIe Capability
• Power Management Capability
• Message Signaled Interrupt (MSI) Capability
• MSI-X Capability
• Legacy Extend Capabilities
PCIe Extended Capabilities
• Advanced Error Reporting Capability
• Function Level Reset
• ASPM L1 Support (ASPM support for endpoint port types only; ASPM is not supported for
other port types).
Chapter 3: Product Specification
PG346 (v3.3) November 16, 2022
CPM Mode for PCI Express
122