NO:
W90P710 Programming Guide
VERSION:
2.1
PAGE:
36
The above information is the exclusive intellectual property of Winbond Electronics and shall not be disclosed,
distributed or reproduced without permission from Winbond.
Table No.: 1200-0003-07-A
3.2 Block Diagram
Figure 3-1 Instruction Cache Organization Block Diagram
x
x
WS
INDEX(7)
0
1
2
3
4
10
11
30
31
Tag(20)
Non-cacheable
Control bit
L V
Way1 Tag0
Way1 Tag1
Way1 Tag127
L V
L V
:
:
V
L
Way0 Tag0
Way0 Tag1
Way0 Tag127
V
L
V
L
:
:
Set0
Set1
Set127
:
:
20-bit
20-bit
Way1
4 words cache line
W3
W2
W1
W0
W3
W2
W1
W0
W3
W2
W1
W0
:
:
:
:
:
:
:
:
Way0
4 words cache line
W3
W2
W1
W0
W3
W2
W1
W0
W3
W2
W1
W0
:
:
:
:
:
:
:
:
Way Select
32-bit
32-bit
32-bit
Set0
Set1
Set127
:
:
Word select
Bits
7-bit
7-bit