Index
Index-2
clock mode
receiver 7-31
sample rate generator
receiver configuration 7-40
transmitter configuration 8-37
transmitter 8-29
clock polarity
input clock of sample rate generator
receiver configuration 7-41
transmitter configuration 8-38
receive clock 7-34
transmit clock 8-31
clock stop mode
enabling/disabling
receiver configuration 7-8
transmitter configuration 8-8
introduced 6-3
timing diagrams 6-6
clock stop mode bits (CLKSTP)
described in table 12-6
shown in figure 12-4
clock synchronization mode bit for CLKG (GSYNC)
described in table 12-28
shown in figure 12-26
clock synchronization mode for sample rate
generator
receiver configuration 7-39
transmitter configuration 8-36
clocking and framing data 2-7
companding data 2-4
companding internal data 2-5
companding mode
receiver configuration 7-16
transmitter configuration 8-16
compressing transmit data 2-4
configuring McBSP for SPI operation 6-8
configuring McBSP receiver 7-1
configuring McBSP transmitter 8-1
D
data delay
receiver configuration 7-17
transmitter configuration 8-17
data direction for CLKR pin 7-32
data direction for CLKX pin 8-29
data packing in McBSP
using frame length and word length 11-2
using word length and the frame-sync ignore
function 11-4
data receive registers (DRR1 and DRR2) 12-2
data reception in McBSP 2-15
data transfer process of McBSP 2-2
data transmission in McBSP 2-17
data transmit registers (DXR1 and DXR2) 12-3
detecting frame-sync pulses 2-9
digital loopback mode
receiver configuration 7-7
transmitter configuration 8-7
digital loopback mode bit (DLB)
described in table 12-5
shown in figure 12-4
disabled channel 5-12
divide-down value for CLKG (CLKGDV)
described in table 12-27
shown in figure 12-26
dividing down input clock of sample rate generator
receiver configuration 7-37
transmitter configuration 8-34
DLB bit of SPCR1
described in table 12-5
shown in figure 12-4
DMA events generated by McBSP 2-19
double-rate clock example 3-14 3-16
DR pin
how data travels from DR pin to DRRs 12-2
introduced 1-6
DR pin status bit (DRSTAT)
described in table 12-45
shown in figure 12-39
DRR1 and DRR2 12-2
DRSTAT bit of PCR
described in table 12-45
shown in figure 12-39
dual-phase frame example 2-12
DX delay enabler mode 8-20
DX delay enabler mode bit (DXENA)
described in table 12-6
shown in figure 12-4
DX pin
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...