
Pin Control Register (PCR)
McBSP Registers
12-40
SPRU592E
11. PCR Bit Descriptions (Continued)
Bit
Description
Value
Field
12
RIOEN
Receive I/O enable bit. When the receiver is in reset (RRST = 0), RIOEN
can configure certain McBSP pins as general-purpose I/O (GPIO) pins . For
a summary, see the table that follows the RIOEN bit description. XRST and
RRST are in the serial port control registers, but all other bits mentioned in
this table are in the pin control register.
0
The CLKR, FSR, DR, and CLKS pins are serial port pins.
1
If RRST = 0, the CLKR, FSR, and DR pins are GPIO pins. The CLKS is also
a GPIO pin if XRST = 0 and XIOEN = 1.
Pin
General Purpose Use
Enabled by This Bit
Combination
Selected as
Output When
…
Output Value
Driven From
This Bit
Selected As
Input When
…
Input Value
Read From
This Bit
CLKX
XRST = 0
XIOEN = 1
CLKXM = 1
CLKXP
CLKXM = 0
CLKXP
FSX
XRST = 0
XIOEN = 1
FSXM = 1
FSXP
FSXM = 0
FSXP
DX
XRST = 0
XIOEN = 1
Always
DXSTAT
Never
Does not apply
CLKR
RRST = 0
RIOEN = 1
CLKRM = 1
CLKRP
CLKRM = 0
CLKRP
FSR
RRST = 0
RIOEN = 1
FSRM = 1
FSRP
FSRM = 0
FSRP
DR
RRST = 0
RIOEN = 1
Never
Does not apply
Always
DRSTAT
CLKS
RRST = XRST = 0
RIOEN = XIOEN = 1
Never
Does not apply
Always
CLKSSTAT
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...