
Setting the Transmit Clock Mode
Transmitter Configuration
8-30
SPRU592E
8.19.2 Other Considerations
If the sample rate generator creates a clock signal (CLKG) that is derived from
an external input clock, the GSYNC bit determines whether CLKG is kept
synchronized with pulses on the FSR pin.
In the clock stop mode (CLKSTP = 10b or 11b), the McBSP can act as a
master or as a slave in the SPI protocol. If the McBSP is a master, make sure
that CLKXM = 1, so that CLKX is an output to supply the master clock to any
slave devices. If the McBSP is a slave, make sure that CLKXM = 0, so that
CLKX is an input to accept the master clock signal.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...