Figures
xiv
5
−
3
McBSP Data Transfer in the 8-Partition Mode
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5
−
4
Activity on McBSP Pins for the Possible Values of XMCM
. . . . . . . . . . . . . . . . . . . . . . . . .
6
−
1
Typical SPI Interface
6
−
2
SPI Transfer With CLKSTP = 10b (no clock delay), CLKXP = 0, CLKRP = 0
6
−
3
SPI Transfer With CLKSTP = 11b (clock delay), CLKXP = 0, CLKRP = 1
6
−
4
SPI Transfer With CLKSTP = 10b (no clock delay), CLKXP = 1, CLKRP = 0
6
−
5
SPI Transfer With CLKSTP = 11b (clock delay), CLKXP = 1, CLKRP = 1
6
−
6
McBSP as the SPI Master
6
−
7
McBSP as an SPI Slave
7
−
1
Register Bits Used to Reset or Enable the McBSP Receiver
. . . . . . . . . . . . . . . . . . . . . . . .
7
−
2
Register Bit Used to Set Receiver Pins to Operate as McBSP Pins
. . . . . . . . . . . . . . . . . .
7
−
3
Register Bit Used to Enable/Disable the Digital Loopback Mode
. . . . . . . . . . . . . . . . . . . . .
7
−
4
Register Bits Used to Enable/Disable the Clock Stop Mode
. . . . . . . . . . . . . . . . . . . . . . . . .
7
−
5
Register Bit Used to Enable/Disable the Receive Multichannel Selection Mode
7
−
6
Register Bit Used to Choose One or Two Phases for the Receive Frame
7
−
7
Register Bits Used to Set the Receive Word Length(s)
. . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
8
Register Bits Used to Set the Receive Frame Length
. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
9
Register Bit Used to Enable/Disable the Receive Frame-Sync Ignore Function
7
−
10
Register Bits Used to Set the Receive Companding Mode
. . . . . . . . . . . . . . . . . . . . . . . . .
7
−
11
Register Bits Used to Set the Receive Data Delay
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
12
Range of Programmable Data Delay
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
13
2-Bit Data Delay Used to Skip a Framing Bit
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
14
Register Bits Used to Set the Receive Sign-Extension and Justification Mode
7
−
15
Register Bits Used to Set the Receive Interrupt Mode
. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
16
Register Bits Used to Set the Receive Frame Sync Mode
. . . . . . . . . . . . . . . . . . . . . . . . .
7
−
17
Register Bit Used to Set Receive Frame-Sync Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
18
Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a
Falling Edge
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
19
Register Bits Used to Set the SRG Frame-Sync Period and Pulse Width
7
−
20
Frame of Period 16 CLKG Periods and Active Width of 2 CLKG Periods
7
−
21
Register Bits Used to Set the Receive Clock Mode
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
22
Register Bit Used to Set Receive Clock Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
23
Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a
Falling Edge
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7
−
24
Register Bits Used to Set the Sample Rate Generator (SRG) Clock
Divide-Down Value
7
−
25
Register Bit Used to Set the SRG Clock Synchronization Mode
. . . . . . . . . . . . . . . . . . . .
7
−
26
Register Bits Used to Set the SRG Clock Mode (Choose an Input Clock)
7
−
27
Register Bits Used to Set the SRG Input Clock Polarity
. . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
1
Register Bits Used to Place Transmitter in Reset
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8
−
2
Register Bit Used to Set Transmitter Pins to Operate as McBSP Pins
. . . . . . . . . . . . . . . .
8
−
3
Register Bit Used to Enable/Disable the Digital Loopback Mode
. . . . . . . . . . . . . . . . . . . . .
8
−
4
Register Bits Used to Enable/Disable the Clock Stop Mode
. . . . . . . . . . . . . . . . . . . . . . . . .
8
−
5
Register Bits Used to Enable/Disable Transmit Multichannel Selection
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...