Setting the Transmit DXENA Mode
Transmitter Configuration
8-20
SPRU592E
8.14 Setting the Transmit DXENA Mode
The DXENA bit (see Figure 8
15) controls the delay enabler
on the DX pin.
Figure 8
−
14. Register Bit Used to Set the Transmit DXENA (DX Delay Enabler) Mode
SPCR1
15
8
7
6
0
DXENA
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 8
−
15. Register Bit Used to Set the Transmit DXENA (DX Delay Enabler) Mode
Register
Bit
Name
Function
SPCR1
7
DXENA
DX Delay Enabler Mode
DXENA = 0
DX delay enabler is off.
DXENA = 1
DX delay enabler is on.
8.14.1 About the DXENA Mode
The DXENA bit controls the delay enabler on the DX pin. Set DXENA to enable
an extra delay for turn-on time (for the length of the delay for a particular C55x
device, see the device-specific data manual). Note that this bit does not control
the data itself, so only the first bit is delayed.
If you tie together the DX pins of multiple McBSPs, make sure DXENA = 1 to
avoid having more than one McBSP transmit on the data line at one time.
15 shows the timing of the DX pin for DXENA = 1.
Figure 8
−
15. DX Delay When DXENA = 1
t
e
CLKX
FSX
DX
Note:
te = extra delay for turn on time with DXENA = 1
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...