Setting the SRG Clock Synchronization Mode
Transmitter Configuration
8-36
SPRU592E
8.22 Setting the SRG Clock Synchronization Mode
The GSYNC bit (see Figure 8
25) determines the SRG clock
synchronization mode.
Figure 8
−
26. Register Bit Used to Set the SRG Clock Synchronization Mode
SRGR2
15
14
0
GSYNC
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 8
−
25. Register Bit Used to Set the SRG Clock Synchronization Mode
Register
Bit
Name
Function
SRGR2
15
GSYNC
†
Sample Rate Generator Clock Synchronization
GSYNC is used only when the input clock source for the sample rate
generator is external on the CLKS or CLKR pin.
GSYNC = 0
The sample rate generator clock (CLKG) is free running.
CLKG oscillates without adjustment, and FSG pulses
every (FPER + 1) CLKG cycles.
GSYNC = 1
Clock synchronization is performed. When a pulse is
detected on the FSR pin:
-
CLKG is adjusted as necessary so that it is
synchronized with the input clock on the CLKS or
CLKR pin.
-
FSG pulses.
FSG pulses
only
in response to a pulse on the FSR
pin. The frame-sync period defined in FPER is
ignored.
†
The clock synchronization provided through the GSYNC bit is not supported on TMS320VC5501 and TMS320VC5502
devices.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...