
Index
Index-3
DX pin status bit (DXSTAT)
described in table 12-44
shown in figure 12-39
DXENA bit of SPCR1
described in table 12-6
shown in figure 12-4
DXR1 and DXR2 12-3
DXSTAT bit of PCR
described in table 12-44
shown in figure 12-39
E
emulation mode bits of McBSP (FREE and SOFT)
described in table 12-9
shown in figure 12-4
emulation modes of McBSP 10-2
enabled channel 5-12
error/exception conditions of McBSP 4-2
examples of data packing 11-1
examples of sample rate generator clocking 3-14
exception/error conditions of McBSP 4-2
expanding receive data 2-4
F
features of McBSP 1-2
FPER bits of SRGR2
described in table 12-30
shown in figure 12-26
frame configuration for multichannel selection 5-4
frame frequency 2-9
frame length
receiver configuration 7-13
transmitter configuration 8-13
frame of data 2-8
frame phases
introduced 2-11
receiver configuration 7-10
transmitter configuration 8-10
frame sync generation in sample rate
generator 3-9
frame synchronization 2-8
frame-sync ignore function
receiver configuration 7-15
transmitter configuration 8-15
frame-sync logic reset bit (FRST)
described in table 12-10
shown in figure 12-4
frame-sync mode
receiver configuration 7-23
transmitter configuration 8-22
frame-sync period bits for FSG (FPER)
described in table 12-30
shown in figure 12-26
frame-sync period for sample rate generator
receiver configuration 7-29
transmitter configuration 8-27
frame-sync polarity
receiver configuration 7-26
transmitter configuration 8-24
frame-sync pulse 2-8
frame-sync pulse width bits for FSG (FWID)
described in table 12-26
shown in figure 12-26
frame-sync pulse width for sample rate generator
receiver configuration 7-29
transmitter configuration 8-27
framing and clocking data 2-7
FREE (free run) bit of SPCR2
described in table 12-9
shown in figure 12-4
FRST bit of SPCR2
described in table 12-10
shown in figure 12-4
FSG signal
period between starting edges 3-9
pulse width 3-9
synchronizing to external input clock 3-10
FSGM bit of SRGR2
described in table 12-30
shown in figure 12-26
FSR pin 1-6
FSR polarity bit (FSRP)
described in table 12-45
shown in figure 12-39
FSRM bit of PCR
described in table 12-41
shown in figure 12-39
FSRP bit of PCR
described in table 12-45
shown in figure 12-39
FSX pin 1-6
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...