Setting the Receive Frame-Sync Mode
7-23
Receiver Configuration
SPRU592E
7.16 Setting the Receive Frame-Sync Mode
source for receive frame synchronization and the function of the FSR pin.
Figure 7
−
16. Register Bits Used to Set the Receive Frame Sync Mode
PCR
15
11
10
9
0
FSRM
R/W-0
SRGR2
15
14
0
GSYNC
R/W-0
SPCR1
15
14
13 12
11 10
0
DLB
CLKSTP
R/W-0
R/W-00
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 7
−
19. Register Bits Used to Set the Receive Frame Sync Mode
Register
Bit
Name
Function
PCR
10
FSRM
Receive Frame-Synchronization Mode
FSRM = 0
Receive frame synchronization is supplied by an external
source via the FSR pin.
FSRM = 1
Receive frame synchronization is supplied by the sample
rate generator. FSR is an output pin reflecting internal
FSR, except when GSYNC = 1 in SRGR2.
†
The clock synchronization provided through the GSYNC bit is not supported on TMS320VC5501 and TMS320VC5502
devices.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...