Pin Control Register (PCR)
12-45
McBSP Registers
SPRU592E
11.PCR Bit Descriptions (Continued)
Bit
Description
Value
Field
4
DRSTAT
DR pin status bit. When DRSTAT is applicable, it reflects the level on the
DR pin.
DRSTAT is only applicable when the receiver is in reset (RRST = 0) and DR
is configured for use as a general-purpose input pin (RIOEN = 1).
0
The signal on DR pin is low.
1
The signal on DR pin is high.
3
FSXP
Transmit frame-sync polarity bit. FSXP determines the polarity of FSX as
seen on the FSX pin.
0
Transmit frame-sync pulses are active high.
1
Transmit frame-sync pulses are active low.
2
FSRP
Receive frame-sync polarity bit. FSRP determines the polarity of FSR as
seen on the FSR pin.
0
Receive frame-sync pulses are active high.
1
Receive frame-sync pulses are active low.
1
CLKXP
Transmit clock polarity bit. CLKXP determines the polarity of CLKX as seen
on the CLKX pin. This bit also can effect the sample rate generator (see
section 3.1 on page 3-2) and effects the clock stop mode (see Chapter 6).
0
Transmit data is driven on the rising edge of CLKX.
1
Transmit data is driven on the falling edge of CLKX.
0
CLKRP
Receive clock polarity bit. CLKRP determines the polarity of CLKR as seen
on the CLKR pin. This bit also can effect the sample rate generator (see
section 3.1 on page 3-2) and effects the clock stop mode (see Chapter 6).
0
When the CLKR pin is configured as an input, the external CLKR is not
inverted before being used internally and the receive data is sampled on the
falling edge of CLKR.
When the CLKR pin is configured an as output, the internal CLKR is not
inverted before being driven on the pin.
1
When the CLKR pin is configured as an input, the external CLKR is inverted
before being used internally and the receive data is sampled on the rising
edge of CLKR.
When the CLKR pin is configured an as output, the internal CLKR is inverted
before being driven on the pin.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...